

Mainstream Line of TPS32 ARM-based Industrial Microcontrollers

Built-in TPSensor® Capacitive Sensing Technology



The TPS325M5 Series adopt Arm<sup>®</sup>v8-M Architecture based STAR-MC1 core compatible with Cortex<sup>®</sup>-M33 instruction set. The TPS325M5 Series belongs to Mainstream Line of TPS32 mixed-signal industrial microcontroller family with built-in 3PEAK TPSensor<sup>®</sup> Capacitive Sensing technology, offering comprehensive portfolios with 3PEAK powered rich integrated analog and peripherals to fulfill wide spectrum of application needs.

# 3PEAK TPSensor® – BEST IN CLASS CAPACITIVE SENSING TECHNOLOGY

## PERFORMANCE

TPSensor® offers 10fF resolution and up to 120x SNR

- High Sensitivity, support thick overlay
- Parasitic capacitance compensation
- Hardware oversampling
- Sliders and wheels up to 10-bit useable resolution

# RELIABILITY

## Support for IEC61000-4-x noise immunity compliance

- Features frequency hopping technology
- On-chip calibration capacitors for self-test and calibration
- Moisture and spill reference designs

## FLEXIBILITY

## Supports Multi Modes

- Various combinations and permutations of button, slider, wheel sensors
- Self and Mutual Capacitance electrodes on same design

## LOW POWER CONSUMPTION

#### **Optimized for Lower Power Operation**

- 5 uA with wake on touch state machine
- Wake-on-Touch hardware state machine while CPU in low power modes

## EASE OF USE

#### TPSensor® ecosystem for easy BSW (Button, Slider, Wheel) design and development

- Easy to use TPSensor<sup>®</sup> Designer GUI, source code generation.
- Software library with a PDL, basic touch layer, advanced feature layer and communications layer
- Variety of documentation resources

### **TARGET APPLICATIONS**

- Smart Lock
- Smart Home

- Home Appliances
- Human Machine Interface

# SMART LOCK SOLUTION BASED ON TPS325M51 SUB SERIES



- 5 all 1 Solution (TPSensor<sup>®</sup>, 2ch Audio output, FP algorithms, NFC RFID, OLED Display)
- High performance/Noise immunity on TPSensor<sup>®</sup> active in Standby mode @ 5µA
- Up to 7 UARTs, 3 SPI, 2 I2C for easy expansion to support extra feature recognition such as face recognition, wireless connectivity etc.
- Ultra-low power, support battery change mode (1min @47uF)
- Easy PCB Layout for 2-Layer board
- ♦ QFN88 with up to 79 GPIOs in 10x10 small footprint

# HUMAN MACHINE INTERFACE SOLUTION BASED ON TPS325M5A SUB SERIES



- High performance/Noise immunity on TPSensor<sup>®</sup>
  - Up to 13 touch inputs in self mode and 42 touch inputs in mutual mode
  - Water tolerance TPSensor<sup>®</sup> to avoid false detection.
- Support both SPI and 16-bit 8080 interface
- Up to 336KB larger SRAM for display buffer

# **TPS325M5 SERIES BLOCK DIAGRAM**



# **KEY FEATURES**

#### Performance

- 32-bit STAR-MC1 core with FPU based on Arm<sup>®</sup> v8-M architecture
- Compatible with Cortex<sup>®</sup>-M33 instruction set
- Operation frequency up to 156 MHz
- 8KB Data Cache /Instruction Cache
- 64KB ITCM/ 32KB x 2 DTCM
- Dual DMA with eight channels each

## Analog

- One 12-bit ADC with 14-external and 6internal channels. Resolution up to 12-bit at 2.5Msps.
- One 12-bit DAC channels, up to 1 Msps, 2 x buffered external channels
- Two fast rail-to-rail analog comparators (CMP) with built-in 6-bit DAC for internal voltage reference
- Two operational amplifiers (OA) that can be used in PGA/buffer/GP mode

# Memory

- 512KB to 2MB Dual Bank Flash memory with allows a read-while-write capability
- Readout protection (RDP) and Write protection (WRP) for Flash memory
- 144KB~336KB SRAM memory
- 32K systems memory with integrated bootloader

#### HMI

- TPSensor<sup>®</sup> capacitive sensing interface supports up to 17 external channels (including one Guard channel)
  - Support self and mutual mode
  - Support button, slider, wheel sensors
  - Moisture and spill tolerance
  - High noise immunity with high SNR
  - Quick response time with ultra-low power

# **Serial Interfaces**

- Two I2C fast mode plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, wakeup from stop mode
- Seven UARTs(LIN, MODBUS) with DMA support
- Three SPI with DMA support
- Quad SPI Interface
- CAN 2.0B

# Security

- 96-bit unique Chip ID
- Cyclic Redundancy Check (CRC32)
- True random number generator (TRNG)
- AES: 128/192/256-bit key encryption hardware accelerator
- ♦ HASH: SHA-1/SHA-2, MD5

# Supply Voltage, Temperature and Package

- Supply Voltage: 1.71~3.63V
- ◆ -40 ~ 85°C and -40 ~105°C
- ♦ LQFP100, LQFP80, LQFP64, QFN88

# Timers

- Five 16-bit and one 32-bit general purpose timers, each with 7 x PWM channels
- Three 16-bit advanced timer for motor control with up to 6 x PWM channels per each, dead time regeneration and emergency stop
- IWDG and WWDG
- SysTick Timer
- Real Time Clock with Calendar

## Low Power Consumption

- Ultra-low static and dynamic power consumption by fine tune multiple low power modes:
  - sleep, stop, standby and shutdown modes
  - up to 2.6µA@shutdown mode with RTC
  - up to 3µA @ standby mode with RTC and 16KB retention RAM
  - <5µA in standby/stop mode can be awaken by TPSensor<sup>®</sup> touch event

# **TPS325M5 PORTFOLIO**

There are two sub series included in TPS325M5 Portfolio. The differentiation list can be found as follows:

| TDS225M5 Portfolio | Description                                                               | Mem       | ory     | GPIOs | Analog          | Packago                         | Temperature    |  |
|--------------------|---------------------------------------------------------------------------|-----------|---------|-------|-----------------|---------------------------------|----------------|--|
|                    | Description                                                               | Flash(KB) | RAM(KB) | GFIUS | Allalog         | Fachage                         | Range(°C)      |  |
| TPS325M51          | Rich analog functions for both<br>industrial and consumer<br>applications | 512-2048  | 144-336 | 55-87 | ADC,DAC,OPA,CMP | LQFP64;LQFP80;<br>QFN88;LQFP100 | -40-85;-40-105 |  |
| TPS325M5A          | HMI Application Specific<br>Standard Product                              | 512K      | 336     | 56    | ADC,DAC,OPA,CMP | LQFP64                          | -40-105        |  |

## **TPS325M5A Sub Series Options**

|                                        | Ę               | Memory    |         | НМІ                                                | Communication      |      |     |     |       |     | Timers         |                |                |     |                                       | Analo           | bg  |     | es                                |            | Package |        |        | 6       |                 |
|----------------------------------------|-----------------|-----------|---------|----------------------------------------------------|--------------------|------|-----|-----|-------|-----|----------------|----------------|----------------|-----|---------------------------------------|-----------------|-----|-----|-----------------------------------|------------|---------|--------|--------|---------|-----------------|
|                                        | Į į             |           |         | <u> </u>                                           |                    |      |     |     |       |     |                |                | s              |     | <u>छ</u> छ                            | হ্য             |     |     | atur                              |            | QP5     | QP6    | FSD    | FSD QP7 | Je(°(           |
| TPS325M5A<br>Sub Series<br>Part Number | Max CPU Fregenc | Flash(KB) | RAM(KB) | TPSensor®<br>Capacitive Sensii<br>[Number x Channe | CAN                | QSPI | SPI | 12C | USART | 12S | General Timers | Advance Timers | Watchdog Timer | RTC | ADC[Number x Bi<br>@ [Conversion Ra   | DAC[Number x Bi | OPA | CMP | Additional Key Fe                 | Total GPIO | LQFP64  | LQFP80 | Q FN88 | LQFP100 | Temperature Ran |
| TPS325M5A57                            | 156             | 512       | 336     | 1x17ch                                             | 1 x<br>CAN<br>2.0B | 1    | 3   | 2   | 6     | 3   | 6              | 3              | 2              | 1   | 1 x<br>12bit @<br>1Msps<br>SAR<br>ADC | 1 x<br>12bit    | 2   | 1   | TRNG;<br>MD5;<br>SHA;<br>AES-256; | 56         | ~       | -      | -      | -       | -40-105         |

# **TPS325M51 Sub Series Options**

| 원 Mem                                  |                          |           |         | НМІ                                              | Communication      |      |     |     |       | Timers |               |               |               |     | Analo                                 | og             |     | es               |                                   |            | 6      |        |       |             |                 |
|----------------------------------------|--------------------------|-----------|---------|--------------------------------------------------|--------------------|------|-----|-----|-------|--------|---------------|---------------|---------------|-----|---------------------------------------|----------------|-----|------------------|-----------------------------------|------------|--------|--------|-------|-------------|-----------------|
|                                        | sy(MI                    |           |         | ing<br>Iels]                                     |                    |      |     |     |       |        | ø             | ý             | rs            |     | 8its]<br>ate]                         | 3its]          |     |                  | eatur                             |            | QP5    | QP6    | FSD   | QP7         | °)96            |
| TPS325M51<br>Sub Series<br>Part Number | Max CPU Freqend          | Flash(KB) | RAM(KB) | TPSensor®<br>Capacitive Sensi<br>[Number x Chann | CAN                | QSPI | SPI | I2C | USART | 12S    | General Timer | Advance Timer | Watchdog Time | RTC | ADC[Number x B<br>@ [Conversion R     | DAC[Number x B | OPA | CMP              | Additional Key Fe                 | Total GPIO | LQFP64 | LQFP80 | QFN88 | LQFP100     | Temperature Rar |
| TRODOGNE455                            | 156                      | 512       | 144     | 1x13ch                                           | 1 x                | 1    | 3   | 2   | 6     | 3      | 6             | 3             | 2             | 1   | 1 x<br>12bit @<br>1Msps               | 1 x            | 2   | 1                | TRNG;<br>MD5;                     | 55         | ~      | -      | -     | -           | -               |
| 11 32303133                            | 150                      | 512       | 144     | 1x17ch                                           | 2.0B               | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | SAR 12bit<br>ADC                      | 2              | 2   | SHA;<br>AES-256; | 87                                | -          | -      | -      | ~     | -40-105     |                 |
| TPS325M5156                            | <b>C325M5156</b> 156 512 | 512       | 208     | 1x17ch                                           | 1 x                | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | 1 x<br>12bit @<br>1Mapa 1 x           | 2              | 2   | TRNG;<br>MD5;    | 79                                | -          | -      | √      | -     | -40-85      |                 |
| 11 0020110100                          | 100                      | 512 200   | 200     | 1x17ch                                           | 2.0B               | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | SAR<br>ADC                            | 12bit          | 2   | 2                | SHA;<br>AES-256;                  | 87         | -      | -      | -     | ~           | -40-105         |
| TPS325M5165                            | 156                      | 1024      | 144     | 1x17ch                                           | 1 x<br>CAN<br>2.0B | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | 1 x<br>12bit @<br>1Msps<br>SAR<br>ADC | 1 x<br>12bit   | 2   | 2                | TRNG;<br>MD5;<br>SHA;<br>AES-256; | 87         |        |        | -     | ~           | -40-105         |
|                                        |                          |           | 208     | 1x17ch                                           |                    | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | 1 x<br>12bit @<br>1Msps<br>SAR        |                | 2   |                  | 79                                | -          | -      | ~      | -     | -40-85      |                 |
| TRESSENEACE                            | 150                      | 1024      |         | 1x13ch                                           | 1 x<br>CAN<br>2.0B | 1    | 3   | 2   | 6     | 3      | 6             | 3             | 2             | 1   |                                       | 2              | 1   | MD5;             | 55                                | √          | -      | -      | -     | -<br>40-105 |                 |
| 1 PS3251015100                         | 150                      |           |         | 1x17ch                                           |                    | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   |                                       | 2              | 2   | SHA;             | 71                                | -          | ~      | -      | -     |             |                 |
|                                        |                          |           |         | 1x17ch                                           |                    | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | ADC                                   | ADC            |     | 2                | 7120 200,                         | 87         | -      | -      | -     | √           | · _             |
| TPS325M5167                            | 156                      | 1024      | 336     | 1x13ch                                           | 1 x<br>CAN<br>2.0B | 1    | 3   | 2   | 6     | 3      | 6             | 3             | 2             | 1   | 1 x<br>12bit @<br>1Msps<br>SAR<br>ADC | 1 x<br>12bit   | 2   | 1                | TRNG;<br>MD5;<br>SHA;<br>AES-256; | 87         |        |        | -     | ~           | -40-105         |
|                                        |                          |           | 336     | 1x17ch                                           | 1 x<br>CAN         | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   |                                       |                |     | 2                |                                   | 79         | -      | -      | ~     | -           | -40-85          |
|                                        |                          |           |         | 1x17ch                                           |                    | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | 1 x<br>12bit @                        |                |     | 2                | TRNG;                             | 79         | -      | -      | ~     | -           |                 |
| TPS325M5177                            | 156                      | 2048      |         | 1x13ch                                           |                    | 1    | 3   | 2   | 6     | 3      | 6             | 3             | 2             | 1   | 1Msps                                 | 1 x<br>12bit   | 2   | 1                | MD5;<br>SHA;                      | 55         | ~      | -      | -     | -           | -40-105         |
|                                        |                          |           |         | 1x17ch                                           | 2.0B               | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   | ADC                                   |                |     | 2                | AES-256;                          | 71         | -      | ~      | -     | -           |                 |
|                                        |                          |           |         | 1x17ch                                           |                    | 1    | 3   | 2   | 7     | 3      | 6             | 3             | 2             | 1   |                                       |                | 2   | 8                | 87                                | -          | -      | -      | 1     |             |                 |

# **TPS325M5 SERIES DEVELOPMENT RESOURCES**

#### **Evaluation Boards**

# Prime Boards: TPSP-5M51A-EVM1

Prime Boards are perfect appropriate for fast prototyping with TPS32 microcontrollers' feature sets. These prime boards are easy to use with user guide, design files, development tools, and comprehensive software code examples. Prime Boards can be flexible used as standalone, with expansion boards for more functionalities, and varies additional ARDUINO<sup>®</sup> compatible shields.



TPS325M51-A Prime Board

# Expansion Boards: TPSX-SER-EVM1

Expansion Boards allow the possibility for more functionality exploration. These boards can work with multiple prime boards with standard expansion connector. Complimentary documentation and software libraries and code examples are provided accordingly.



Serial Communication Expansion Board

#### **Embedded Software**

- TPS32 software development kit (SDK)
- Run-Time OS: FreeRTOS;
- ♦ TPSensor<sup>®</sup> library

#### **Development Tools**

- Integrated development environment (IDE): Arm Keil MDK; IAR Embedded Workbench;
- Emulator: Segger J-Link; DAP-Link
- TPS32 Programmer
- ♦ TPSensor<sup>®</sup> Designer

www.3peak.com

Doc revision: PB50014010E

Copyright© 3PEAK 2012-2023. All rights reserved.

Trademarks. Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names ("Trademarks") contained in this document/material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

# **IMPORTANT NOTICE AND DISCLAIMER**

Copyright<sup>©</sup> 3PEAK 2012-2023. All rights reserved.

**Trademarks**. Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information**. Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer**. 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.