### **Features** - · High Efficiency at Light Loads with Pulse Skipping - 80-mΩ High-Side MOSFET - 160-μA Operating Quiescent Current and 1-μA Shutdown Current - 100-kHz to 2.5-MHz Adjustable Switching Frequency - Integrated PLL to Synchronize with External Clock - Adjustable UVLO Voltage and Hysteresis - Soft-Start and Sequencing - 0.8-V 1.5% Internal Voltage Reference - 8-Pin ESOP8 with Exposed Pad Package - –40°C to 125°C Operation Ambient Temperature Range ### **Applications** - 12-V, 24-V, 48-V Industrial Power Application - Telecom & Communication Equipment Power Applications ### **Description** The TPP60506 is a 60-V, 5-A output, non-synchronous, step-down, and switch-mode converter with integrated high-side power MOSFET. The TPP60506 employs current-mode control supporting simple external compensation and flexible component selection. It also supports low quiescent current mode with pulse-skipping and ultra-low sleep current. With the integrated phase-locked loop, the TPP60506 can synchronize with an external clock source with wide frequency selection, optimized for efficiency, physical dimensions, and electromagnetic interference (EMI). Protection and diagnostic features protect the device as well as the system power supply. The soft-start feature controls the output ramping. Current limit, frequency foldback, and over-temperature protection improve system-level robustness. ### **Typical Application Circuit** ## **Table of Contents** | Features | 1 | |-----------------------------------------|----| | Applications | 1 | | Description | 1 | | Typical Application Circuit | 1 | | Product Family Table | 3 | | Revision History | 3 | | Pin Configuration and Functions | 4 | | Specifications | 5 | | Absolute Maximum Ratings (1) | 5 | | ESD, Electrostatic Discharge Protection | 5 | | Recommended Operating Conditions | 5 | | Thermal Information | 6 | | Electrical Characteristics | 7 | | Typical Performance Characteristics | 9 | | Detailed Description | 12 | | Overview | 12 | | Functional Block Diagram | 12 | | Feature Description | 12 | | Protection | 14 | | Application and Implementation | 16 | | Application Information | 16 | | Typical Application | 16 | | Layout | 18 | | Layout Example | 18 | | Tape and Reel Information | 19 | | Package Outline Dimensions | 20 | | ESOP8 | 20 | | Order Information | 21 | | IMPORTANT NOTICE AND DISCLAIMER | 22 | # **Product Family Table** | Order Number | Package | |-----------------|---------| | TPP60506-ES1R-S | ESOP8 | | TPP60506-ES1R | ESOP8 | # **Revision History** | Date | Revision | Notes | |------------|----------|-----------------| | 2024-04-20 | Rev A.0 | Initial release | www.3peak.com 3 / 22 EA20240405A0 # **Pin Configuration and Functions** Table 1. Pin Functions: TPP60506 | Pin No | Pin Name | I/O | Description | |--------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | воот | I | Bootstrap capacitor between BOOT and SW, recommend to use a 0.1-µF ceramic capacitor with 10-V or higher voltage rating. | | 2 | VIN | 0 | Supply voltage with 4.5-V to 60-V operating range. | | 3 | EN | 0 | Device enable pin with internal pull-up current source. Threshold can be increased via external resistors. | | 4 | RT/CLK | - | Frequency selection and external clock input. When using it as frequency setting mode, an external connected resistor sets switching frequency; When using it as clock synchronization input, the input is a high impedance clock input for internal PLL. | | 5 | FB | I | Feedback input, connected to internal inverting input of gm error amplifier. | | 6 | COMP | I/O | Error amplifier output and input to the PWM comparator, Connect frequency compensation network to this pin. | | 7 | GND | G | Device ground pin. | | 8 | SW | 0 | Switching output. | | | Exposed<br>Pad | G | Device exposed pad, must be connected to GND with heat sink area for thermal dissipation. | www.3peak.com 4 / 22 EA20240405A0 ## **Specifications** ### Absolute Maximum Ratings (1) | | Parameter | Min | Max | Unit | |------------------|--------------------------------------------|------|-----------|------| | VIN | Supply Voltage | -0.3 | 65 | V | | | Switching Node Voltage | -0.6 | VIN + 0.3 | V | | sw | Switching Node Voltage, SW 5-ns Transient | -7 | VIN + 0.3 | V | | | Switching Node Voltage, SW 10-ns Transient | | VIN + 0.3 | V | | BOOT<br>- SW | Bootstrap Voltage | -0.3 | 6.5 | V | | FB | Feedback Voltage | -0.3 | 3 | V | | COMP | Compensation Voltage | -0.3 | 3 | V | | EN | Enable Input Voltage | -0.3 | 8.4 | V | | RT/CLK | Switching frequency setting / PLL Input | -0.3 | 3 | V | | TJ | Operating Junction Temperature Range | -40 | 150 | °C | | T <sub>A</sub> | Ambient Temperature Range | -40 | 125 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 | 150 | °C | | TL | Lead Temperature (Soldering, 10 sec) | | 260 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. ### **ESD, Electrostatic Discharge Protection** | Parameter | | Condition | Minimum Level | Unit | |-----------|--------------------------|----------------------------|---------------|------| | НВМ | Human Body Model ESD | ANSI/ESDA/JEDEC JS-001 (1) | ±2 | kV | | CDM | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 (2) | ±1 | kV | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **Recommended Operating Conditions** | | Parameter | Min | Max | Unit | |-----------------|--------------------------------------|-----|-----|------| | V <sub>IN</sub> | Power Supply Voltage | 4.5 | 60 | V | | Vo | Output Voltage Range | 0.8 | 58 | V | | Io | Output Current Range | 0 | 5 | Α | | TJ | Operating Junction Temperature Range | -40 | 150 | °C | www.3peak.com 5 / 22 EA20240405A0 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **Thermal Information** | Package Type | θ <sub>JA</sub> | θυς | Unit | |--------------|-----------------|------|------| | ESOP8 | 53.1 | 75.2 | °C/W | www.3peak.com 6 / 22 EA20240405A0 ### **Electrical Characteristics** All test conditions: $V_{IN}$ = 4.5 V to 60 V, $T_J$ = -40°C to 150°C, unless otherwise noted. | | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------|----------------------------------------------------------------------------|-------|-------|-------|-------| | Power Su | oply | | | | | | | V <sub>IN</sub> | Operating Voltage Range | | 4.5 | | 60 | V | | $V_{(UVLO)}$ | Internal Under-voltage Lockout Threshold | Rising threshold | 4.1 | 4.3 | 4.48 | V | | $V_{(UVLO,hys)}$ | | | | 325 | | mV | | IQ | Quiescent Supply Current | EN = 5 V, T <sub>A</sub> = 25 °C, V <sub>(FB)</sub> = 0.9 V | | 152 | 200 | μΑ | | I <sub>QSD</sub> | Shut-down Supply Current | EN = 0 V, T <sub>A</sub> = 25 °C | | 2.25 | 50 | μA | | VFB Volta | ge | | | | | | | V <sub>FB</sub> | V <sub>FB</sub> Threshold Voltage | | 0.788 | 0.8 | 0.812 | V | | MOSFFET | | | | | | | | HS <sub>RDSON</sub> | HS Switching On-Resistance | V <sub>IN</sub> = 12 V, BOOT – SW = 5 V | | 80 | 185 | mΩ | | Current Li | mit | | | | | | | | | Full voltage and temperature range, Open-Loop | 6.2 | 7.5 | 9.4 | А | | I <sub>Limit</sub> | Current Limit | Full temperature range, V <sub>IN</sub> = 12<br>V, Open-Loop | 6.2 | 7.5 | 8.3 | Α | | | | TA = 25 °C, V <sub>IN</sub> = 12 V, Open-<br>Loop | 7.1 | 7.5 | 7.9 | А | | Error Amp | lifier | | | | | | | I <sub>(FB)</sub> | Input Current | | | 50 | | nA | | <b>g</b> m | Error Amplifier Transconductance | -2 μA < I <sub>COMP</sub> < 2 μA, V <sub>COMP</sub> = 1 | | 350 | | μMhos | | <b>g</b> m | Error Amplifier Transconductance during Soft-Start | $-2 \mu A < I_{COMP} < 2 \mu A, V_{COMP} = 1$ V , $V_{FB} = 0.4 \text{ V}$ | | 77 | | μMhos | | A <sub>DC</sub> | Error Amplifier Gain | V <sub>(FB)</sub> = 0.8 V | | 10000 | | V/V | | f <sub>(GBW),min</sub> | Minimal Unity Gain Bandwidth | | | 2500 | | kHz | | I <sub>(COMP)</sub> | Error Amplifier Output Current<br>Capability | V <sub>(COMP)</sub> = 1 V , 100-mV overdrive | | ±31 | | μА | | gcomp-sw | COMP to SW Current Transconductance | | | 12 | | A/V | | Thermal S | hutdown | | | | | | | T <sub>SD</sub> | Thermal Shutdown Temperature | | | 161 | | °C | | T <sub>HYS</sub> | Thermal Hysteresis | | | 20 | | °C | | LOGIC | | | | | | | | V <sub>EN</sub> | EN Threshold Voltage | | 1.1 | 1.2 | 1.3 | V | | | 1 | T | | | | i | www.3peak.com 7 / 22 EA20240405A0 | | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|---------------------------|-------|------|------|------| | | EN Threshold + 50 mV | | | -4.6 | | μA | | I <sub>EN</sub> | EN Threshold -50 mV | | -0.58 | -1.2 | -1.8 | μA | | I <sub>EN,hys</sub> | EN Threshold hysteresis | | -2.2 | -3.4 | -4.5 | μA | | V <sub>th(RT/</sub> | RT/CLK Rising Threshold | | | 1.55 | 2 | V | | V <sub>th(RT/</sub> | RT/CLK Falling Threshold | | 0.5 | 1.2 | | V | | Timing C | haracteristics | | · | | | | | tocp | Over-Current Protection Delay | | | 60 | | ns | | $t_{d,EN}$ | Enable to COMP Delay | | | 540 | | μs | | tss | Soft-start Timer | fsw =500 kHz | | 2 | | ms | | t <sub>CLK,min</sub> | Minimal CLK Input Pulse Width | | | 15 | | ns | | t <sub>d,CLK</sub> | RT/CLK Falling Edge to SW<br>Rising Edge Delay | f <sub>SW</sub> = 500 kHz | | 55 | | ns | | | Switching requency | R <sub>T</sub> = 200 kΩ | 450 | 500 | 550 | kHz | | f <sub>SW</sub> | Switching Frequency using RT Mode | | 100 | | 2500 | kHz | | | Switching Frequency using CLK Mode | | 160 | | 2300 | kHz | | t <sub>PLL</sub> | PLL Lock in Time | f <sub>SW</sub> = 500 kHz | | 78 | | μs | www.3peak.com 8 / 22 EA20240405A0 ### **Typical Performance Characteristics** All test conditions: $V_{IN}$ = 12 V, $T_A$ = 25°C, unless otherwise noted. www.3peak.com 9 / 22 EA20240405A0 ### **Detailed Description** #### Overview The TPP60506 is a 60-V, 5-A output, non-synchronous, step-down, and switch-mode converter with the integrated high-side power MOSFET. The TPP60506 employs current mode control supporting simple external compensation and flexible component selection. It also supports low quiescent current mode with pulse-skipping and ultra-low sleep current. With the integrated phase-locked loop, it can synchronize with external clock source with wide frequency selection, optimized for efficiency, physical dimensions, and electro-magnetic interference (EMI). Protection and diagnostics features protect the device as well as the system power supply. Soft-start features control the output ramping. Current limit, frequency foldback, and over-temperature protection improves system-level robustness. ### **Functional Block Diagram** Figure 19. Functional Block Diagram ### **Feature Description** #### **Fixed Frequency Peak Current Mode Control** The TPP60506 uses peak current mode control with adjustable switching frequency. The feedback voltage is sensed through the FB pin to compare with the internal voltage reference by an error amplifier. The output of the error amplifier is compared by the PWM comparator with internal voltage ramp and controls the high-side power switch. Internal oscillator controls the frequency of switching high-side MOSFET. The high-side switching current is sensed internally as part of the voltage ramp. The internal voltage ramp compensates control loop from sub-harmonic oscillations when duty-cycles are greater than 50%. Once the PWM comparator detects peak switching current reaches the threshold level set by the COMP voltage, the high-side MOSFET is switched off. The COMP pin is also clamped for current limiting and pulse-skipping mode. www.3peak.com 12 / 22 EA20240405A0 The transconductance error amplifier converts the error voltage between the FB pin voltage and the internal voltage, whichever lower of the soft-start voltage or internal voltage reference $V_{FB}$ , to current with transconductance gm of 350 $\mu$ Mhos during normal operation conditions. During soft-start operation, transconductance is reduced to ensure smooth soft-start. It is recommended to connect compensation network between the COMP pin and the GND pin to ensure stability across all working ranges. The details are discussed in the application chapter. #### **Setting Output Voltage** The precision internal voltage reference produces a 0.8-V voltage reference with ±1.5% tolerance across operating temperature and voltage ranges. The resistor divider from the output voltage to the FB pin sets the output voltage. $$R_{H} = R_{L} \times \left(\frac{V_{OUT} - V_{FB}}{V_{FB}}\right) \tag{1}$$ #### **Pulse-Skipping Light-Load Operation** The TPP60506 enters pulse-skipping operation when peak switching current is below the internal threshold. In the pulse-skipping mode, the device clamps COMP at 0.6 V and stops switching high-side MOSFET. As the output voltage falls and differential input voltage increase, the error amplifier output increases. When the COMP voltage rises above the pulse skipping threshold, the device resumes switching the high-side MOSFET. The current threshold is equivalent to the current of a nominal COMP voltage at 1 V. As the device uses peak switching current for pulse-skipping threshold, the threshold is also dependent on the output inductance. #### Soft-Start with Pre-Biased Capability The device has a soft-start feature by controlling ramping up reference voltage. The timing of soft-start is set internally and can be programmed via RT resistance. $$t_{ss} = k_{ss} \cdot R_{RT}$$ $$k_{ss} = 10^{-8}$$ (2) #### RT/CLK The device supports wide switching frequency from 100 kHz to 2500 kHz. The frequency is programmable via resistor connected between RT/CLK and GND. The switching frequency will affect solution size, efficiency, and minimal duty cycle. It is suggested that all factors taken care of when selecting switching frequency. The resistor can be calculated via the following equation: $$f = \frac{k}{R_{RT}} \tag{3}$$ k=10<sup>11</sup> The device switching clock supports external clock sources for synchronization. Once a square wave is applied at the RT/CLK pin, the rising edge of SW synchronizes to the falling edge of RT/CLK. It is also suggested to connect a frequency set resistor to RT/CLK pin in case the external clock source is not available. The first rising edge of RT/CLK sets the device from free-running frequency mode to synchronization mode. The internal 0.5-V voltage source is removed and the RT/CLK is set to the high impedance mode. It takes 78 µs to lock on external clock frequency. When the external clock source stops, the device will switch back to the free running frequency mode with frequency set by the external resistor. During the transition, the device frequency will stay at 70 kHz and then switch to the free-running frequency. The device will foldback frequency by 1, 2, 4, and 8 depending on the FB voltage. This is to ensure that during normal start-up and fault conditions, the device is able to increase its period and off time. This is helpful when output is short-circuit to GND, the longer off time allows the inductor current to decay. www.3peak.com 13 / 22 EA20240405A0 #### **Protection** #### **Undervoltage Lockout (UVLO)** The device has a undervoltage lockout feature with a default rising threshold of 4.3 V. It can be adjusted by using the EN pin with external resistors. A weak current source of $1.2 \mu\text{A}$ pulls up the EN pin to the internal voltage rail. Another $3.4-\mu\text{A}$ hysteresis current source provides the hysteresis voltage between the rising and falling threshold. The resistor values can be calculated via below equations. V<sub>SYS\_UVLO\_H</sub> is the desired system-level undervoltage protection rising threshold voltage, V<sub>SYS\_UVLO\_L</sub> is the desired system-level undervoltage protection falling threshold voltage. RUVLOH and RUVLOL are depicted in the Figure 20. $$R_{UVLOH} = \frac{V_{SYS\_UVLO\_H} - V_{SYS\_UVLO\_L}}{I_{EN~hys}}$$ (4) $$R_{UVLOL} = \frac{V_{EN}}{\frac{V_{SYS\_UVLO\_H} - V_{EN}}{R_{UVLOH}} + I_{EN}}$$ $$VIN$$ $$R_{UVLOL} = \frac{V_{EN}}{V_{EN}}$$ $$VIN$$ $$V_{EN}$$ $$V_{EN}$$ $$V_{EN}$$ $$V_{EN}$$ $$V_{EN}$$ $$V_{EN}$$ $$V_{EN}$$ Figure 20. Using EN as UVLO Threshold Adjustment #### **Over-Current Protection** The device employs peak current mode control by controlling the peak current of the internal high-side power transistor. The high-side transistor current is converted to a voltage signal and compared to the COMP pin. When the peak switching current is above the threshold set by the COMP voltage, the device turns off the high-side power transistor. When the device is in the over-current scenario, the output voltage is pulled low, and device will increase switching current threshold until it reaches the internal current limit threshold. Once the switching current is above the threshold, the device will turn off the transistor as current limit. Delay needs to be taken in to account that may cause the peak inductor current slightly higher than the open-loop current limit. Once the over-current load is removed, the device will resume normal operation in the following cycle. #### **Over-Voltage Protection** The device stops high-side FET switching when it detects the FB voltage is above the over-voltage protection (OVP) rising threshold (108% of internal reference voltage). When the voltage falls below the falling threshold (106% of internal reference voltage), it resumes switching high-side FET. With the OVP feature, the device is able to minimize the voltage overshoot during the load transient with low-output capacitance. www.3peak.com 14 / 22 EA20240405A0 ### **Over-Temperature Shutdown** When the device senses the junction temperature is above the internal rising threshold of 161°C, the device stops the high-side FET switching. Once the device junction temperature falls below the falling threshold of 141°C, the device restarts the device with power-up sequence. www.3peak.com 15 / 22 EA20240405A0 ## **Application and Implementation** ### Note Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### **Application Information** The TPP60506 is a non-synchronous 60-V 5-A step-down regulator with the integrated high-side FET. The device is capable to support a wide range of voltage rails including 12 V, 24 V, and 48 V. It is widely used in communication, industrial, and automotive applications. ### **Typical Application** Figure 21 shows the typical application schematic. Figure 21. Typical Application Circuit Table 2. TPP60506 Bill of Material | RefDes | Value | Description | Package | MFR | Part No. | Qty | |--------|-------|--------------------------------------|---------|--------|-------------------------|-----| | U1 | | Buck Converter, 60 V, 5 A | ESOP8 | 3PEAK | TPP60506-ES1R | 1 | | C1 | NC | | | | | 0 | | C2 | NC | | | | | 0 | | C3 | NC | | | | | 0 | | C4 | 2.2uF | Capacitor, 2.2 uF, 100VDC, X7R, ±10% | 1210 | muRata | C3225X7R2A225KT5<br>LOU | 1 | | C5 | 2.2uF | Capacitor, 2.2 uF, 100VDC, X7R, ±10% | 1210 | muRata | C3225X7R2A225KT5<br>LOU | 1 | | R1 | NC | | | | | 0 | | R2 | NC | | | | | 0 | | C3 | NC | | | | | 0 | www.3peak.com 16 / 22 EA20240405A0 | RefDes | Value | Description | Package | MFR | Part No. | Qty | |--------|-------|---------------------------------------------------|-----------|--------|-----------------------|-----| | C7 | 39pF | Capacitor, 39 F, 50 VDC,<br>X7R, ±5% | 0603 | muRata | GRM1881X1H390JA0<br>1 | 1 | | R3 | 13K | Resistor ,13 K, ±1%,0.1W | 0603 | Viking | ARG03FTC1302 | 1 | | C8 | 6.8F | Capacitor, 6.8 nF, 50VDC, X7R, ±5% | 0603 | muRata | GRM1881X1H390JA0<br>1 | 1 | | R4 | 160K | Resistor ,160 K, ±1%,0.1W | 0603 | Viking | ARG03FTC1603 | 1 | | C9 | 100nF | Capacitor, 100 nF, 50VDC,<br>X7R, ±15% | 0805 | muRata | GGD21BR71H104KA<br>02 | 1 | | D1 | diode | 60 V,5 A ,0.7 V@5A | SMC | DIODES | B560C | 1 | | L1 | 8.2uH | 8.2 uH,19.11 mΩ,7.2 A<br>Rated , 12.8 A Satueeted | 15×3×15mm | Wurth | 7448880820 | 1 | | R5 | 49.9R | Resistor, 49.9 Ω, ±1%, 0.1W | 0603 | Viking | ARG03FTC49R9 | 1 | | C10 | NC | | | | | 0 | | R6 | 43K | Resistor, 43 K, ±1%, 0.1W | 0603 | Viking | ARG03FTC4302 | 1 | | R7 | 8.2K | Resistor, 8.2K, ±1%, 0.1W | 0603 | Viking | ARG03FTC8201 | 1 | | C11 | 47uF | Capacitor, 47 uF, 10VDC, X7S, ±10% | 1210 | muRata | GCM32EC71A476KE<br>02 | 1 | | C12 | 47uF | Capacitor, 47 uF, 10VDC,<br>X7S, ±10% | 1210 | muRata | GCM32EC71A476KE<br>02 | 1 | | C13 | NC | | | | | 0 | | C14 | NC | | | | | 0 | | C15 | NC | | | | | 0 | www.3peak.com 17 / 22 EA20240405A0 ## Layout ### **Layout Example** The following figures show the location of external components as they appear on the PCB.diagram. Layer top Layer M1 Layer Bottom Layer M2 www.3peak.com 18 / 22 EA20240405A0 # **Tape and Reel Information** | Order Number | Package | D1<br>( mm ) | W1<br>( mm ) | A0<br>( mm ) | B0<br>( mm ) | K0<br>( mm ) | P0<br>( mm ) | W0<br>( mm ) | Pin1<br>Quadrant | |---------------------|---------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------------------| | TPP60506-<br>ES1R-S | ESOP8 | 330 | 17.6 | 6.4 | 5.4 | 2.1 | 8.0 | 12 | Q1 | | TPP60506-<br>ES1R | ESOP8 | 330 | 17.6 | 6.4 | 5.4 | 2.1 | 8.0 | 12 | Q1 | www.3peak.com 19 / 22 EA20240405A0 ## **Package Outline Dimensions** ### ESOP8 ### **Order Information** | Order Number | Operating Ambient Temperature Range | Package | Marking<br>Information | MSL | Transport Media,<br>Quantity | Eco Plan | |-----------------|-------------------------------------|---------|------------------------|------|------------------------------|----------| | TPP60506-ES1R-S | -40°C to 125°C | ESOP8 | 656 | MSL2 | Tape & Reel, 4000 | Green | | TPP60506-ES1R | -40°C to 125°C | ESOP8 | 656 | MSL2 | Tape & Reel, 4000 | Green | **Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances. www.3peak.com 21 / 22 EA20240405A0 ### IMPORTANT NOTICE AND DISCLAIMER Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved. **Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK. **Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product. **Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use. www.3peak.com 22 / 22 EA20240405A0