

## Features

- Qualified for Automotive Applications
  - AEC-Q100 Grade 1, T<sub>A</sub>: −40°C to +125°C
  - Junction Temperature, T<sub>J</sub>: −40°C to +150°C
- Input Voltage: 4 V to 42 V, with 45-V Transient
- Output Voltage:
  - Fixed 5 V and 3.3 V
- ±2% Output Accuracy over Line Regulation, Load Regulation, and Operating Temperature Range
- 500-mA Maximum Output Current
- Low Dropout Voltage: 800-mV maximum at 500-mA Load Current
- Low Current Consumption:
  - 0.5-µA Typical Shutdown Current (EN = LOW)
  - 6-µA Typical Quiescent Current (nWDEN = V<sub>OUT</sub>)
- Window and Standard Watchdog Configurable
  - Open/Closed Window Ratio 1:1 or 8:1 Configurable
  - Adjustable Watchdog Period from 10 ms to 2 s
  - Accurate Watchdog Period: ±10% Maximum when  $t_{WD} \le 500 \text{ ms}$
  - nWDEN Pin to Turn On or Turn Off the Watchdog Function
- Adjustable Power-Good Threshold
- Adjustable Power-Good Delay Period
- Stable with 4.7- $\mu$ F to 500- $\mu$ F Output Capacitor with ESR Range from 0.001  $\Omega$  to 20  $\Omega$
- Integrated Protection:
  - Over-Current Protection
  - Over-Temperature Protection
- Package Option:
  - ETSSOP28

# Applications

- Automotive Clusters and Infotainment
- Automotive BCM and HVAC System
- Automotive Electric Gear Shifter
- Automotive Battery Management System

## Description

The TPL8556Q series comprises wide-input LDO products with an integrated watchdog timer, capable of delivering up to 500 mA. These devices can operate within a voltage range from 4 V to 42 V, with a maximum transient voltage of 45 V. Their ability to function reliably with a minimum voltage of 4 V makes them suitable for cold-crank and start-stop scenarios.

The TPL8556Q series offers 5-V and 3.3-V fixed output voltage options, with a maximum shutdown current of only 2  $\mu$ A. When the watchdog function is disabled, these devices have a low typical quiescent current of just 6  $\mu$ A.

The TPL8556Q series features the window watchdog and the standard watchdog with an accurate watchdog period. The watchdog period, the window ratio, and the power-good reset threshold are fully adjustable through external configuration. Furthermore, these devices include integrated over-current and over-temperature protection. In terms of output capacitors, the TPL8556Q series is compatible with a broad range from 4.7  $\mu$ F to 500  $\mu$ F with an ESR range spanning from 0.001  $\Omega$  to 20  $\Omega$ .

With the features above, the TPL8556Q series is an ideal power supply for microprocessors in a reliable system.

The TPL8556Q series of products operate in the ambient temperature range from  $-40^{\circ}$ C to  $+125^{\circ}$ C. Additionally, the TPL8556Q series provides a thermal-enhanced ETSSOP28 package to enable sustained operation despite significant dissipation across the device.

# **Typical Application Circuit**





# **Table of Contents**

| Features                                | 1  |
|-----------------------------------------|----|
| Applications                            | 1  |
| Description                             |    |
| Typical Application Circuit             | 1  |
| Product Family Table                    |    |
| Revision History                        | 3  |
| Pin Configuration and Functions         | 4  |
| Specifications                          | 6  |
| Absolute Maximum Ratings                | 6  |
| ESD, Electrostatic Discharge Protection | 6  |
| Recommended Operating Conditions        | 6  |
| Thermal Information                     | 6  |
| Electrical Characteristics              | 7  |
| Typical Performance Characteristics     | 10 |
| Detailed Description                    | 13 |
| Overview                                | 13 |
| Functional Block Diagram                | 13 |
| Feature Description                     | 14 |
| Application and Implementation          | 21 |
| Application Information                 | 21 |
| Typical Application                     | 21 |
| Layout                                  | 23 |
| Layout Guideline                        | 23 |
| Layout Example                          | 23 |
| Tape and Reel Information               | 24 |
| Package Outline Dimensions              | 25 |
| ETSSOP-28                               | 25 |
| Order Information                       |    |
| IMPORTANT NOTICE AND DISCLAIMER         | 27 |



# **Product Family Table**

| Order Number      | Output Voltage (V) | Package  |
|-------------------|--------------------|----------|
| TPL855650Q-TSCR-S | 5.0 V              | ETSSOP28 |
| TPL855633Q-TSCR-S | 3.3 V              | ETSSOP28 |

## **Revision History**

| Date       | Revision  | Notes                               |
|------------|-----------|-------------------------------------|
| 2023-07-09 | Rev.Pre.0 | Preliminary version.                |
| 2023-09-12 | Rev.Pre.1 | Updated Test Waveforms.             |
| 2023-12-04 | Rev.Pre.2 | Updated Electrical Characteristics. |
| 2024-04-18 | Rev.Pre.3 | Updated Tape and Reel Information.  |
| 2024-06-16 | Rev.A.0   | Initial released.                   |



## **Pin Configuration and Functions**



Table 1. Pin Functions: TPL8556Q-S

| Pin<br>Number                              | Pin<br>Name | I/O | Description                                                                                                                                                                                                            |
|--------------------------------------------|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12                                         | DELAY       | 0   | Power-good delay adjustment pin. Connect a capacitor from the DELAY pin to GND to set the PG delay time.                                                                                                               |
| 4                                          | EN          | Ι   | Enable pin. Drive EN high to turn on the regulator; drive EN low to turn off the regulator.                                                                                                                            |
| 5                                          | FSEL        | I   | Frequency selection pin. Pull the FSEL pin high to select the low-frequency oscillator, and pull the FSEL pin low to select the high-frequency oscillator.                                                             |
| 8, 21                                      | GND         | G   | Ground reference pin. Connect the GND pin to the PCB ground plane directly.                                                                                                                                            |
| 1                                          | IN          | Ι   | Input voltage pin. Bypass IN to GND with a 1-µF or greater capacitor.                                                                                                                                                  |
| 2,3,7,9,10,1<br>4,17,19,20,<br>22,23,26,27 | NC          | -   | No internal connection.                                                                                                                                                                                                |
| 28                                         | OUT         | 0   | Regulated output voltage pin. Bypass OUT to GND with a 4.7-µF or greater capacitor.                                                                                                                                    |
| 24                                         | PG          | 0   | Power-good indication pin. PG pin is open-drain output and must be connected to $V_{OUT}$ or pull-up voltage through an external resistor.                                                                             |
| 25                                         | PGADJ       | 0   | Power-good threshold adjustment pin. Connect a resistor divider between the PGADJ and OUT pins to set the power-good threshold. Connect this pin to GND to set the threshold to 90.3% of $V_{OUT}$ .                   |
| 11                                         | ROSC        | 0   | Internal oscillator set pin. Connect a resistor from ROSC to GND to set the watchdog period.<br>The watchdog reports a fault when leaving this pin open or connecting this pin to GND at the<br>watchdog output (WDO). |
| 13                                         | WD          | Ι   | Watchdog signal input pin.                                                                                                                                                                                             |



| Pin<br>Number | Pin<br>Name | I/O | Description                                                                                                                                                                |
|---------------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15            | WDO         | 0   | Watchdog status output pin. Open-drain output pin. Pull this pin up to OUT through a resistor.<br>The WDO pin outputs a LOW signal if a fault occurs.                      |
| 16            | nWDEN       | I   | Watchdog enable pin. Pull the nWDEN pin HIGH to disable the watchdog function and pull the nWDEN pin LOW to enable the watchdog function.                                  |
| 18            | WRS         | I   | Window watchdog ratio selection pin. Pull the WRS pin HIGH to set the open/closed window ratio to 8:1 and pull the WRS pin LOW to set the open/closed window ratio to 1:1. |
| 6             | WTS         | 0   | Watchdog type selection pin. Pull the WTS pin HIGH to select the standard watchdog and pull the WTS pin LOW to select the window watchdog.                                 |

(1) The thermal Pad **MUST** be connected to PCB ground plane directly.



# Specifications

### **Absolute Maximum Ratings**

|                  | Parameter                                        | Min | Мах | Unit |
|------------------|--------------------------------------------------|-----|-----|------|
| IN, EN, FS       | IN, EN, FSEL, WTS                                |     |     | V    |
| OUT, PG, F       | OUT, PG, PGADJ, DELAY, ROSC, nWDEN, WRS, WD, WDO |     | 6   | V    |
| TJ               | Junction Temperature Range                       | -40 | 150 | °C   |
| T <sub>STG</sub> | Storage Temperature Range                        | -65 | 150 | °C   |
| TL               | Lead Temperature (Soldering 10 sec)              |     | 260 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

(2) All voltage values are with respect to GND.

### **ESD**, Electrostatic Discharge Protection

| Symbol | Parameter Condition      |              | Minimum Level | Unit |
|--------|--------------------------|--------------|---------------|------|
| НВМ    | Human Body Model ESD     | AEC Q100-002 | ±2.0          | kV   |
| CDM    | Charged Device Model ESD | AEC Q100-011 | ±1.0          | kV   |

### **Recommended Operating Conditions**

|             | Parameter                          | Min   | Мах             | Unit |
|-------------|------------------------------------|-------|-----------------|------|
| IN          |                                    | 4     | 42              | V    |
| EN, FSEL, V | VTS                                | 0     | V <sub>IN</sub> | V    |
| OUT         |                                    | 0     | 5.5             | V    |
| PG, PGADJ   | , DELAY, ROSC, nWDEN, WRS, WD, WDO | 0     | 5.5             | V    |
| Соит        | Output Capacitor Requirements      | 4.7   | 500             | μF   |
| ESR         | Output Capacitor ESR Requirements  | 0.001 | 20              | Ω    |
| TA          | Ambient Temperature Range          | -40   | 125             | °C   |
| TJ          | Junction Temperature Range         | -40   | 150             | °C   |

### **Thermal Information**

| Package Type | θ」Α | θ <sub>JB</sub> | θ <sub>JC,top</sub> | Unit |
|--------------|-----|-----------------|---------------------|------|
| ETSSOP28     | 35  | 16.8            | 42.6                | °C/W |



### **Electrical Characteristics**

All test conditions:  $V_{IN}$  = 14 V,  $V_{EN}$  = 2 V,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$ F,  $I_{OUT}$  = 0.1 mA,  $T_A$  = -40°C to +125°C, unless otherwise noted.

| Symbol            | Parameter                                          | Conditions                                                   | Min                 | Тур  | Мах  | Unit              |
|-------------------|----------------------------------------------------|--------------------------------------------------------------|---------------------|------|------|-------------------|
| Supply In         | put Voltage and Current                            |                                                              |                     |      |      |                   |
| V <sub>IN</sub>   | Input Supply Voltage Range <sup>(1)</sup>          |                                                              | V <sub>IN,MIN</sub> |      | 42   | V                 |
| UVLO              | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold | $V_{IN}$ rising, $V_{EN}$ = 2 V, $I_{OUT}$ = 0.1 mA          |                     |      | 2.8  | V                 |
|                   | Hysteresis                                         |                                                              |                     | 250  |      | mV                |
| I <sub>SD</sub>   | Shutdown Current                                   | V <sub>EN</sub> = 0 V                                        |                     | 0.5  | 4    | μA                |
|                   |                                                    | IOUT = 0 mA, V <sub>nWDEN</sub> = VOUT                       |                     | 6    | 15   | μA                |
|                   | Ouises and Ourment                                 | I <sub>OUT</sub> = 0 mA, V <sub>nWDEN</sub> = GND            |                     | 14   | 28   | μA                |
| lq                | Quiescent Current                                  | $I_{OUT}$ = 0.5 mA, $V_{nWDEN}$ = $V_{OUT}$                  |                     | 7.5  | 20   | μΑ                |
|                   |                                                    | IOUT = 0.5 mA, V <sub>nWDEN</sub> = GND                      |                     | 17.5 | 32   | μA                |
| EN, WTS,          | FSEL Voltage and Current                           |                                                              |                     |      |      |                   |
| VIH               | Low-level Input Voltage                            |                                                              | 2                   |      | VIN  | V                 |
| VIL               | High-level Input Voltage                           |                                                              | 0                   |      | 0.7  | V                 |
| V <sub>hys</sub>  | Hysteresis                                         |                                                              |                     | 150  |      | mV                |
| I <sub>EN</sub>   | EN Pin Leakage Current                             | V <sub>EN</sub> = 2 V to 42 V                                | -1                  |      | 1    | μA                |
| nWDEN V           | oltage and Current                                 |                                                              |                     |      |      |                   |
| VIH               | Logic-Input High Level                             | Watchdog disable                                             | 2                   |      | 5.5  | V                 |
| VIL               | Logic-Input Low Level                              | Watchdog enable                                              | 0                   |      | 0.7  | V                 |
| InWDEN            | Pull-down Current of nWDEN Pin                     |                                                              |                     |      | 1    | μA                |
| Watchdog          | Oscillator                                         |                                                              |                     |      |      |                   |
| V <sub>ROSC</sub> | Voltage Reference of Oscillator                    |                                                              | 0.95                | 1    | 1.05 | V                 |
| Watchdog          | Operation (WD, WDO, WRS)                           |                                                              |                     |      |      |                   |
| VIH               | Logic-Input High Level                             | For WD and WRS pins                                          | 70%                 |      | 100% | ×V <sub>OUT</sub> |
| VIL               | Logic-Input Low Level                              | For WD and WRS pins                                          | 0%                  |      | 30%  | ×V <sub>OUT</sub> |
| V <sub>HYS</sub>  | Hysteresis                                         |                                                              |                     | 10%  |      | ×Vout             |
| I <sub>WD</sub>   | WD Pin Pull-down Current                           | V <sub>WD</sub> = 5 V                                        |                     | 1    | 4    | μA                |
| Vol_wdo           | WDO Pin Output Low-Level<br>Voltage                | I <sub>WDO</sub> = 5 mA                                      |                     |      | 0.4  | V                 |
| Ilkg_wdo          | WDO Pin Leakage Current                            | WDO pin pulled to $V_{OUT}$ through a 10-k $\Omega$ resistor |                     |      | 1    | μΑ                |
|                   |                                                    | $R_{ROSC}$ = 20 k $\Omega$ ±1%, FSEL = LOW                   | 9.5                 | 10   | 10.5 | ms                |
| t <sub>WD</sub>   | Watchdog Duration                                  | R <sub>ROSC</sub> = 20 kΩ ±1%, FSEL =<br>HIGH                | 47.5                | 50   | 52.5 | ms                |



| Symbol                | Parameter                                                                             | Conditions                                                          | Min  | Тур   | Max  | Unit              |
|-----------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|-------|------|-------------------|
|                       | Tolerance of Watchdog Duration                                                        | $R_{ROSC}$ = 20 kΩ ±1% to 50 kΩ<br>±1%                              | -5%  |       | 5%   |                   |
|                       |                                                                                       | t <sub>wD</sub> ≤ 500 ms                                            | 100  |       |      | μs                |
| t <sub>WD_</sub> ss   | Watchdog Input Signal Duration                                                        | 500 ms < $t_{WD} \le 2 \text{ s}^{(3)}$                             | 400  |       |      | μs                |
| twd_hold              | Watchdog Output Resetting Time<br>(Percentage of Settled Watchdog<br>Window Duration) |                                                                     |      | 20%   |      | ×t <sub>WD</sub>  |
| <b>4</b>              | Watchdog Output Resetting Time                                                        | $R_{ROSC}$ = 20 k $\Omega$ ±1%, FSEL = LOW                          | 1.9  | 2     | 2.1  | ms                |
| twd_rst               | (Percentage of Settled Watchdog Window Duration)                                      | $R_{ROSC}$ = 20 k $\Omega$ ±1%, FSEL = HIGH                         | 9.5  | 10    | 10.5 | ms                |
| PG Voltag             | e and Current                                                                         |                                                                     |      |       |      |                   |
| . /                   | Default PG Pin Threshold                                                              | PGADJ is connected to GND, $V_{OUT}$ increasing                     | 88%  | 90.3% | 94%  | ×V <sub>OUT</sub> |
| Vth_pg                | PG Hysteresis                                                                         | PGADJ is connected to GND, V <sub>OUT</sub> decreasing              |      | 3%    |      | × <sub>VOUT</sub> |
| V <sub>OL_PG</sub>    | PG Pin Output Low-Level Voltage                                                       | PG pulled low, force 5 mA to PG pin                                 |      |       | 0.4  | V                 |
| I <sub>LKG_PG</sub>   | PG Pin Leakage Current                                                                | PG pulled to $V_{OUT}$ through a 10-k $\Omega$ resistor             |      |       | 1    | μΑ                |
| PGADJ                 |                                                                                       |                                                                     |      |       |      |                   |
| V <sub>REF_PGAD</sub> | Switching Voltage for the Power-<br>good Adjust Pin                                   | V <sub>OUT</sub> falling                                            | 1.02 | 1.065 | 1.10 | V                 |
| J                     | PGADJ Hysteresis                                                                      |                                                                     |      | 34    |      | mV                |
| PG delay              | time                                                                                  |                                                                     |      |       |      |                   |
| I <sub>DLY_CHG</sub>  | DELAY Capacitor Charging<br>Current                                                   |                                                                     | 3    | 6.3   | 10   | μA                |
| Vth_dly               | DELAY Pin Threshold to Release<br>PG (High)                                           | Delay voltage ramping up                                            | 0.95 | 1     | 1.05 | V                 |
| I <sub>DLY_DIS</sub>  | DELAY Capacitor Discharging<br>Current                                                | V <sub>DELAY</sub> = 1 V                                            | 0.5  |       |      | mA                |
| t <sub>DEG</sub>      | PG Deglitch Time                                                                      |                                                                     | 55   | 160   | 350  | μs                |
| t <sub>DLY_FIX</sub>  | Fixed PG Delay Time                                                                   | C <sub>DELAY</sub> = open                                           | 50   | 340   | 600  | μs                |
| t <sub>DLY</sub>      | Adjustable PG Delay Time                                                              | C <sub>DELAY</sub> = 100 nF                                         |      | 16    |      | ms                |
| Output Vo             | Itage and Current                                                                     |                                                                     |      |       |      |                   |
| Vout                  | Output Accuracy                                                                       | $V_{IN} = V_{OUT} + 1 V \text{ to } 42 V, I_{OUT} = 0$<br>to 500 mA | -2%  |       | 2%   |                   |
| A\/                   | Line Regulation                                                                       | $V_{IN}$ = 6 V to 42 V, $I_{OUT}$ = 1 mA                            | -5   |       | 5    | mV                |
| ΔV <sub>OUT</sub>     | Load Regulation                                                                       | I <sub>OUT</sub> = 1 mA to 500 mA                                   | -50  |       | 50   | mV                |
| Vdo                   | Dropout Voltage <sup>(2)</sup>                                                        | Іоит = 200 mA, Vouт = 5 V                                           |      | 170   | 350  | mV                |



| Symbol          | Parameter                                   | Conditions                                          | Min | Тур | Max  | Unit |
|-----------------|---------------------------------------------|-----------------------------------------------------|-----|-----|------|------|
|                 |                                             | I <sub>OUT</sub> = 300 mA, V <sub>OUT</sub> = 5 V   |     | 260 | 500  | mV   |
|                 |                                             | I <sub>OUT</sub> = 500 mA, V <sub>OUT</sub> = 5 V   |     | 440 | 800  | mV   |
|                 |                                             | Iout = 200 mA, Vout = 3.3 V                         |     | 210 | 400  | mV   |
|                 |                                             | I <sub>OUT</sub> = 300 mA, V <sub>OUT</sub> = 3.3 V |     | 310 | 600  | mV   |
|                 |                                             | I <sub>OUT</sub> = 500 mA, V <sub>OUT</sub> = 3.3 V |     | 660 | 1000 | mV   |
| Іоит            | Output Current Range                        | Vou⊤ in regulation                                  | 0   |     | 500  | mA   |
| I <sub>CL</sub> | Output Current Limit                        | V <sub>OUT</sub> short to GND                       | 550 | 700 | 1000 | mA   |
| ts∪             | Start-up Time <sup>(3)</sup>                | V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 1 mA     |     | 4   |      | ms   |
|                 |                                             | louτ = 10 mA, f = 100 Hz                            |     | 65  |      | dB   |
|                 |                                             | I <sub>OUT</sub> = 10 mA, f = 1 kHz                 |     | 50  |      | dB   |
| PSRR            | Power Supply Rejection Ratio <sup>(3)</sup> | I <sub>OUT</sub> = 10 mA, f = 100 kHz               |     | 40  |      | dB   |
|                 |                                             | Ι <sub>ΟUT</sub> = 10 mA, f = 1 MHz                 |     | 60  |      | dB   |
| Temperat        | ure Range                                   | ·                                                   |     | ·   |      |      |
| т               | Thermal Shutdown Threshold <sup>(3)</sup>   |                                                     |     | 175 |      | °C   |
| T <sub>SD</sub> | Thermal Shutdown Hysteresis (3)             |                                                     |     | 20  |      | °C   |

(1)  $V_{IN,MIN}$  = 4 V or  $V_{OUT_NOM}$  +  $V_{DO}$ , whichever is greater.

(2) Dropout voltage is the minimum input-to-output voltage differential needed to maintain regulation at a specified output current. The dropout voltage is measured when the output voltage has dropped 100 mV from the nominal value. In dropout conditions, the output voltage is equal to (V<sub>IN</sub> − V<sub>DO</sub>).

(3) Not tested during production, guaranteed by design.



### **Typical Performance Characteristics**

All test conditions:  $V_{IN}$  = 14 V,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$ F,  $V_{EN}$  = 2 V,  $I_{OUT}$  = 0.1 mA,  $T_A$  = 25°C, unless otherwise noted.













## **Detailed Description**

### Overview

The TPL8556Q series comprises wide-input LDO products with an integrated watchdog timer, capable of delivering up to 500 mA. These devices can operate within a voltage range from 4 V to 42 V, with a maximum transient voltage of 45 V. Their ability to function reliably with a minimum voltage of 4 V makes them suitable for use in cold-crank and start-stop scenarios.

The TPL8556Q series offers both 5-V and 3.3-V fixed output voltage options, with a typical shutdown current of only 0.5  $\mu$ A. When the watchdog function is disabled, these devices have an exceptionally low quiescent current of just 6  $\mu$ A.

The TPL8556Q series devices feature the window watchdog and the standard watchdog with an accurate watchdog period. The watchdog period, the window ratio, and the power-good reset threshold are fully adjustable through external configuration. Furthermore, these devices include integrated over-current and over-temperature protection. In terms of output capacitors, the TPL8556Q series is compatible with a broad range, ranging from 4.7  $\mu$ F to 500  $\mu$ F, with an ESR range spanning from 0.001  $\Omega$  to 20  $\Omega$ .

With the features above, the TPL8556Q series is an ideal power supply for microprocessors in a reliable system.

### Functional Block Diagram



Figure 16. Functional Block Diagram



### **Feature Description**

#### Enable (EN)

The enable pin (EN) is active high. Connect this pin to the GPIO of an external processor or a digital logic control circuit to enable and disable the device. Or connect this pin to the IN pin for self-bias applications.

#### Under-Voltage Lockout (UVLO)

The TPL8556Q series uses an under-voltage lockout circuit to keep the output shut off until the internal circuitry operates properly. Refer to the Electrical Characteristics table for UVLO threshold and hysteresis.

#### Regulated Output Voltage (OUT)

The TPL8556Q series is available in fixed voltage versions of 5 V and 3.3 V. When the input voltage is higher than  $V_{OUT_NOM}$  +  $V_{DO}$ , the output pin is the regulated output based on the selected voltage version. When the input voltage falls below  $V_{OUT_NOM}$  +  $V_{DO}$ , the output pin tracks the input voltage minus the dropout voltage based on the load current.

#### Adjustable Power-Good Threshold (PG, PGADJ)

The PG pin is an open-drain output with an external pull-up resistor to the regulated supply, and the PGADJ pin is a power-good threshold adjustment pin.

Connecting the PGADJ pin to GND sets the power-good threshold value to default,  $V_{TH_PG}$ .

The power-good threshold is also adjustable from 1.065 V to 5 V by using an external resistor divider between PGADJ and OUT. The threshold can be calculated using the following equations:

$$V_{PG\_ADJ\_falling} = V_{REF\_PGADJ} \times \frac{R_1 + R_2}{R_2}$$
(1)

$$V_{PG\_ADJ\_rising} = \left(V_{REF\_PGADJ} + 34 \text{ mV} (typical)\right) \times \frac{R_1 + R_2}{R_2}$$
(2)

where:

- $V_{(PG\_ADJ)rising}$  and  $V_{(PG\_ADJ)falling}$  are the adjustable power-good threshold.
- V<sub>REF\_PGADJ</sub> is the internal comparator reference voltage of the PGADJ pin, 1.065 V typical.





#### Figure 17. Adjustable Power-Good Threshold Configuration

#### Adjustable Power-Good Delay Timer (DELAY)

The power-good delay period is determined by the value set by an external capacitor on the DELAY pin before turning the PG pin high. The constant current charges an external capacitor until the voltage exceeds a threshold, Equation 3 determines the power-good delay period:

$$t_{\text{DLY}} = \frac{C_{\text{DELAY}} \times 1 \text{ V}}{6.3 \,\mu\text{A}} \tag{3}$$

where t<sub>DLY</sub> is the adjustable power-good delay period and C<sub>DELAY</sub> is the value of the power-good delay capacitor.

#### **Over-Current Protection**

The TPL8556Q series integrates an internal current limit that helps to protect the regulator during fault conditions, e.g., the output is shorted to ground, or the output is forced below  $V_{OUT_NOM}$ . The output voltage is not regulated when the device is in current limit, and  $V_{OUT} = I_{CL} \times R_{LOAD}$ .

#### **Over-Temperature Protection**

The over-temperature protection starts to work when the junction temperature exceeds the thermal shutdown (TSD) threshold, which turns off the regulator immediately. Until when the device cools down and the junction temperature falls below the thermal shutdown threshold minus thermal shutdown hysteresis, the regulator turns on again.

The junction temperature range should be limited according to the Recommended Operating Conditions table, and continuous operation above the junction temperature range reduces the device lifetime.

#### Integrated Watchdog

The TPL8556Q series has an integrated watchdog with fault (WDO) output option. Both window watchdog and standard watchdog are available. The operation of the watchdog timer, the handling of fault conditions, and the differences between window watchdog and standard watchdog timers are explained below.

#### Window Watchdog (WTS, ROSC, FSEL and WRS)

When the watchdog type selection (WTS) pin is connected to a low voltage level. The TPL8556Q series works in the window watchdog mode. The duration of the watchdog window can be set by connecting an external resistor (R<sub>ROSC</sub>) to ground at

the ROSC pin and setting the voltage level at the FSEL pin. The current through the R<sub>ROSC</sub> resistor determines the clock frequency of the internal oscillator. The duration of the watchdog window (the watchdog timer period) can be changed by changing the resistor value. A high voltage level at the FSEL pin sets the watchdog window duration to 5 times as long as that of a low voltage level with the same external component configuration.

The duration of the watchdog window and the duration of the fault output are multiples of the internal oscillator frequency, as shown by the following equations:

| FSEL low                                               |     |
|--------------------------------------------------------|-----|
| $t_{WD} = R_{ROSC} \times 0.5 \times 10^{-6}$          | (4) |
| FSEL high                                              |     |
| $t_{WD} = R_{ROSC} \times 2.5 \times 10^{-6}$          | (5) |
| Watchdog initialization                                |     |
| $t_{WD_{initialization}} = 8 \times t_{WD}$            | (6) |
| Open and closed windows                                |     |
| $t_{WD} = t_{OW} + t_{CW}$                             | (7) |
| WRS low                                                |     |
| $t_{OW} = t_{CW} = 50\% \times t_{WD}$                 | (8) |
| WRS high                                               |     |
| $t_{OW} = 8 \times t_{CW} = \frac{8}{9} \times t_{WD}$ | (9) |

where:

- t<sub>WD</sub> is the duration of the watchdog window.
- R<sub>ROSC</sub> is the resistor connected to the ROSC pin.
- twp\_initialization is the duration of the watchdog initialization.
- tow is the duration of the open watchdog window.
- t<sub>CW</sub> is the duration of the closed watchdog window.

For all the foregoing items, the unit of resistance is  $\Omega$  and the unit of time is s.

The following table illustrates several periods of watchdog window with typical conditions.

| FSEL | R <sub>ROSC</sub> (kΩ) | I <sub>ROSC</sub> (μΑ) | t <sub>wD</sub> (ms) | Watchdog Period<br>Tolerance |
|------|------------------------|------------------------|----------------------|------------------------------|
|      | 800                    | 1.25                   | 2000                 | 30%                          |
| High | 200                    | 5                      | 500                  | 10%                          |
|      | 100                    | 10                     | 250                  | 8%                           |
|      | 40                     | 25                     | 100                  | 5%                           |
|      | 20                     | 50                     | 50                   | 5%                           |
| Low  | 100                    | 10                     | 50                   | 8%                           |
|      | 40                     | 25                     | 20                   | 5%                           |
|      | 20                     | 50                     | 10                   | 5%                           |



For both 5-V and 3.3-V output versions the period of watchdog window (TWD) can also support from 0.5-s to 2-s range. And the ROSC value can be calculated by the equations above.

Each watchdog window consists of an open window and a closed window. When the window ratio selection WRS pin is low, the width of each open window tow and closed window tcw is approximately 50% of the watchdog window twD. When the WRS pin is high, the ratio between window opening and window closing is approximately 8:1. However, there is an exception: the first open window after the watchdog initialization twD\_intialization is eight times the duration of the watchdog window. During this initial open window, the monitor must receive service signals (via software, external microcontroller, etc).

When servicing the watchdog during a closed window or not servicing during an open window the watchdog fault occurs.

The window watchdog is able to monitor the frequency of the watchdog service signal (WD) to ensure it remains within specified limits. In the event that the WD signal frequency falls outside the predetermined range, a WDO low-voltage fault is triggered.

The following figure illustrates a normal operation of the window watchdog for the TPL8556Q, specifically when the WRS is low. Once the output voltage stabilizes and the PG signal goes high, the window watchdog activates when an external signal pulls the nWDEN (watchdog enable pin) to a low state. This triggers the watchdog initialization, and the device then waits for a WD service signal during the initial window, which is eight times the duration of t<sub>WD</sub>. During this initialization open window, applying a service signal to the WD pin resets the watchdog counter, initiating a closed window period. It's crucial to note that watchdog service should not occur during this closed window to prevent a fault condition. To maintain proper operation and avoid faults, watchdog service must be performed during the subsequent open window.



#### Figure 18. Normal Operation of Window Watchdog

The following figure shows three different fault conditions:

Fault 1: No WD service signal in WD initialization. WDO is triggered after the maximum initialization window duration eight times of  $t_{WD}$ .

Fault 2 : WD service signal in closed window. WDO is triggered after receiving a WD rising edge during the closed window.

Fault 3 : No WD service signal in the open window. WDO is triggered after the maximum open-window duration the half of  $t_{WD}$ .





#### Figure 19. Fault Conditions of Window Watchdog

#### Standard Watchdog (WTS, ROSC, and FSEL)

These devices operate in the standard watchdog mode when the watchdog type selection (WTS) pin is connected to a high voltage level. Similar to the window watchdog mode, users can set the duration of the watchdog window by adjusting the value of the external resistor ( $R_{ROSC}$ ) at the ROSC pin and setting the voltage level at the FSEL pin.

FSEL low

$$t_{WD} = R_{ROSC} \times 0.5 \times 10^{-6}$$
<sup>(10)</sup>

$$t_{WD} = R_{ROSC} \times 2.5 \times 10^{-6}$$

Watchdog initialization

$$t_{WD initialization} = 8 \times t_{WD}$$
 (12)

where:

- t<sub>WD</sub> is the duration of the watchdog window.
- R<sub>ROSC</sub> is the resistor connected at the ROSC pin.
- t<sub>WD initialization</sub> is the duration of the watchdog initialization.

There is no closed window in standard watchdog mode compared with window watchdog.

The standard watchdog is able to monitor the frequency of the watchdog service signal (WD) to ensure it remains lower than a certain value. In the event that the WD signal frequency is lower than the set value, a WDO low-voltage fault is triggered.

The following figure illustrates a normal operation of the standard watchdog for the TPL8556Q. Once the output voltage stabilizes and the PG signal goes high, the standard watchdog activates when an external signal pulls the nWDEN (watchdog enable pin) to a low state. This triggers the watchdog initialization, and the device then waits for a WD service signal during the initial window, which is eight times the duration of t<sub>WD</sub>. During this initialization open window, applying a service signal to the WD pin resets the watchdog counter, initiating another open window period. It's crucial to note that a WD service signal must occur during every open window to prevent a fault condition.

11)





#### Figure 20. Normal Operation of Standard Watchdog

The following figure shows two different fault conditions:

Fault 1: No WD service signal in WD initialization. WDO is triggered after the maximum initialization window duration eight times of two.

Fault 2 : No WD service signal in open window time. WDO is triggered after the maximum open-window duration two.



#### Figure 21. Fault Conditions of Standard Watchdog

#### Watchdog Service Signal and Watchdog Fault Outputs (WD and WDO)

The watchdog service signal (WD) must stay high for at least 100  $\mu$ s when t<sub>WD</sub>  $\leq$  500 ms. The watchdog service signal (WD) must stay high for at least 400  $\mu$ s when 500 ms  $< t_{WD} \leq 2$  s.

The WDO pin is the fault output terminal. When a watchdog fault occurs, the devices pull WDO low for a duration of two\_HOLD.

$$t_{WD HOLD} = 20\% \times t_{WD}$$

#### ROSC Status Detection (ROSC)

(13)



When a watchdog function is enabled, if the ROSC pin is shorted to GND or open, the watchdog output (WDO) pin remains low, indicating a fault status.

#### Watchdog Enable (PG and nWDEN)

When PG (power good) is high, an external circuit can apply a logic signal to the nWDEN pin to disable or enable the watchdog. A low input to this pin turns the watchdog on, while a high input turns the watchdog off.

When PG is low, the watchdog is disabled and the watchdog-fault output WDO pin stays in the high-impedance state.



## **Application and Implementation**

Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

Note

### **Application Information**

The TPL8556Q series of products are 42-V 500-mA wide-input low quiescent current low-dropout linear regulators with a watchdog timer. The following application schematic shows a typical usage of the TPL8556Q series.

### **Typical Application**

Figure 22 shows the typical application schematic of the TPL8556Q series.



Figure 22. Typical Application Circuit

#### Input Capacitor and Output Capacitor

3PEAK recommends adding a  $10-\mu$ F or greater capacitor with a  $0.1-\mu$ F bypass capacitor in parallel at the IN pin to keep the input voltage stable. The voltage rating of the capacitors must be greater than the maximum input voltage.

To ensure loop stability, the TPL8556Q series requires an output capacitor of 4.7  $\mu$ F to 500  $\mu$ F with the ESR range from 0.001  $\Omega$  to 20  $\Omega$ . 3PEAK recommends selecting an X7R type 10- $\mu$ F ceramic capacitor with low ESR over temperature.

Both input and output capacitors must be placed as close to the device pins as possible.

#### Power Dissipation and Thermal Consideration

During normal operation, LDO junction temperature should meet the requirements in the Recommended Operating Conditions table. Use the equations below to calculate the power dissipation and estimate the junction temperature.

The power dissipation can be calculated using the Equation 14.

 $P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$ 

(14)



The junction temperature can be estimated using the Equation 15.  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

 $T_J = T_A + P_D \times \theta_{JA}$ 

(15)



## Layout

### Layout Guideline

- Both input and output capacitors must be placed to the device pins as close as possible, and the vias between capacitors and device power pins must be avoided.
- It is recommended to bypass the input pin to ground with a 0.1-µF bypass capacitor. The loop area formed by the bypass capacitor connection, the IN pin, and the GND pin of the system must be as small as possible.
- It is recommended to use wide and thick copper to minimize I×R drop and heat dissipation.

### Layout Example

The following figure shows a layout example of the TPL8556Q.



Figure 23. TPL8556Q Layout Example



## **Tape and Reel Information**



Direction of Feed Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ 0  $\bigcirc$ 0 0 Ο Ο Q1\_Q2 Q1\_Q2 Q1 Q2 wo Q3 Q4 Q3 Q4 Q3 Q4 K0 P0 A0

| Order Number          | Package  | D1 (mm) | W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P0 (mm) | W0 (mm) | Pin1<br>Quadrant |
|-----------------------|----------|---------|---------|---------|---------|---------|---------|---------|------------------|
| TPL855650Q-<br>TSCR-S | ETSSOP28 | 330     | 21.6    | 6.9     | 10.2    | 1.5     | 12      | 16      | Q1               |
| TPL855633Q-<br>TSCR-S | ETSSOP28 | 330     | 21.6    | 6.9     | 10.2    | 1.5     | 12      | 16      | Q1               |

B0



## **Package Outline Dimensions**

### **ETSSOP-28**





### **Order Information**

| Order Number      | Operating Temperature<br>Range | Package  | Marking Information | MSL  | Transport Media,<br>Quantity | Eco Plan |
|-------------------|--------------------------------|----------|---------------------|------|------------------------------|----------|
| TPL855650Q-TSCR-S | −40 to 150°C                   | ETSSOP28 | L5650               | MSL3 | 2,500                        | Green    |
| TPL855633Q-TSCR-S | −40 to 150°C                   | ETSSOP28 | L5633               | MSL3 | 2,500                        | Green    |

**Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.



## IMPORTANT NOTICE AND DISCLAIMER

Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.



**TPL8556Q** 

42-V 500-mA Wide-Input Low Quiescent Current Low-Dropout Linear Regulator with Watchdog Timer

This page intentionally left blank