### **Features** - Qualified for Automotive Applications - AEC-Q100 Grade 1, T<sub>A</sub>: −40°C to +125°C - Junction Temperature, T<sub>J</sub>: −40°C to +150°C - Input Voltage: 3 V to 42 V - Output Voltage: - Fixed 5 V and 3.3 V - ±2% Output Accuracy Over Line Regulation, Load Regulation, and Operating Temperature Range - Low Current Consumption: - 400-nA Shutdown Current - 3-µA Typical Quiescent Current - · 300-mA Maximum Output Current - Low Dropout Voltage: 720 mV Maximum at 200 mA Load Current - Integrated Power-Good Indicator - Adjustable Power-Good Delay Time - Open-Drain Output - Stable with 1-µF to 200-µF Output Capacitor with ESR Range from 0.001 $\Omega$ to 10 $\Omega$ - Integrated Protection: - Over-Current Protection - Over-Temperature Protection - · Package Option: - EMSOP8 ### **Applications** - · Automotive Clusters and Infotainment - · Automotive Headlights and Interior Lighting - · Automotive Domain Control - Automotive BCM and Door Handler ## **Description** The TPL8034Q series supports operating with 3 V to 42 V (45-V maximum transient voltage). Operating with as low as 3 V allows the TPL8034Q to work well during cold-crank and start-stop conditions. The TPL8034Q products are $3-\mu A$ ultra-low quiescent low dropout voltage linear regulators with 300-mA maximum output current capability. The TPL8034Q series integrates an open-drain output power good indicator. The power-good delay time is adjusted with an external capacitor. With the above features, the TPL8034Q products are the optimal solutions for powering the MCU, CAN/LIN transceivers in the always-on applications, and the battery-connected applications in the automotive systems. The TPL8034Q series provides fixed 5-V and 3.3-V output voltage options. What's more, the TPL8034Q supports a wide range of output capacitors from 1 $\mu F$ to 200 $\mu F$ with an ESR range from 0.001 $\Omega$ to 10 $\Omega.$ The TPL8034Q series integrates over-current protection and over-temperature protection. The TPL8034Q series operates in the ambient temperature range from $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ . Additionally, the TPL8034Q series provides a thermal-enhanced EMSOP8 package to enable sustained operation despite significant dissipation. ## **Typical Application Circuit** ## **Table of Contents** | Features | 1 | |-----------------------------------------|----| | Applications | 1 | | Description | 1 | | Typical Application Circuit | 1 | | Product Family Table | 3 | | Revision History | 3 | | Pin Configuration and Functions | 4 | | Specifications | 5 | | Absolute Maximum Ratings | 5 | | ESD, Electrostatic Discharge Protection | 5 | | Recommended Operating Conditions | 5 | | Thermal Information | 5 | | Electrical Characteristics | 6 | | Typical Performance Characteristics | 8 | | Detailed Description | 12 | | Overview | 12 | | Functional Block Diagram | 12 | | Feature Description | 13 | | Application and Implementation | 15 | | Application Information | 15 | | Typical Application | 15 | | Layout | 16 | | Layout Guideline | 16 | | Layout Example | 16 | | Tape and Reel Information | 17 | | Package Outline Dimensions | 18 | | EMSOP8 | 18 | | Order Information | 19 | | IMPORTANT NOTICE AND DISCLAIMER | 20 | # **Product Family Table** | Order Number | Output Voltage (V) | Package | | | |-------------------|--------------------|---------|--|--| | TPL803433Q-EV1R-S | 3.3 V | EMSOP8 | | | | TPL803450Q-EV1R-S | 5.0 V | EMSOP8 | | | ## **Revision History** | Date | Revision | Notes | |------------|-----------|----------------------------------------------------------------------------| | 2023-06-17 | Rev.Pre.0 | Preliminary datasheet. | | 2023-07-30 | Rev.Pre.1 | Updated Thermal Information. Updated Electrical Characteristics Table. | | 2023-09-02 | Rev.Pre.2 | Updated test waveforms. | | 2024-09-27 | Rev.A.0 | Initial released. | www.3peak.com 3 / 20 DA20240903A0 ## **Pin Configuration and Functions** Table 1. Pin Functions: TPL8034Q | Pin No. | Pin Name | I/O | Description | |---------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DELAY | 0 | Power-good delay adjustment pin. Connecting a capacitor from the DELAY pin to GND to set the PG delay time. | | 2 | EN | I | Regulator enable pin. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. | | 5 | GND | - | Ground reference pin. Connect the GND pin to the PCB ground plane directly. | | 1 | IN | I | Input voltage pin. | | 3, 7 | NC | - | No connection. | | 8 | OUT | 0 | Regulated output voltage pin. | | 6 | PG | 0 | Power-good indication pin. The PG pin is an open-drain output and must be connected to V <sub>OUT</sub> or pull-up voltage through an external resistor. | <sup>(1)</sup> Thermal Pad MUST be connected to PCB ground plane directly. www.3peak.com 4 / 20 DA20240903A0 ## **Specifications** ### **Absolute Maximum Ratings** | | Parameter | Min | Max | Unit | |------------------|-------------------------------------|------|-----|------| | EN, IN | | -0.3 | 45 | V | | OUT, DELA | Y, PG | -0.3 | 6 | V | | TJ | Junction Temperature Range | -40 | 150 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 | 150 | °C | | TL | Lead Temperature (Soldering 10 sec) | | 260 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. ### **ESD, Electrostatic Discharge Protection** | Symbol | Parameter | Condition | Minimum Level | Unit | |--------|--------------------------|--------------|---------------|------| | НВМ | Human Body Model ESD | AEC Q100-002 | ±2 | kV | | CDM | Charged Device Model ESD | AEC Q100-011 | ±1 | kV | ### **Recommended Operating Conditions** | | Parameter | Min | Max | Unit | |--------------------|-----------------------------------|-------|-----------------|------| | IN | | 3 | 42 | V | | EN | | 0 | V <sub>IN</sub> | V | | Соит | Output Capacitor Requirements | 1 | 200 | μF | | ESR | Output Capacitor ESR Requirements | 0.001 | 10 | Ω | | C <sub>DELAY</sub> | DELAY Capacitor | 0.1 | 100 | nF | | T <sub>A</sub> | Ambient Temperature Range | -40 | 125 | °C | | TJ | Junction Temperature Range | -40 | 150 | °C | ### **Thermal Information** | Package Type | θυΑ | θЈВ | <b>Ө</b> ЈС,toр | θ <sub>JC,bottom</sub> | Unit | |--------------|------|------|-----------------|------------------------|------| | EMSOP8 | 45.6 | 43.3 | 95.2 | 12.8 | °C/W | www.3peak.com 5 / 20 DA20240903A0 <sup>(2)</sup> All voltage values are with respect to GND. ### **Electrical Characteristics** All test conditions: $V_{IN}$ = 13.5 V, $V_{EN}$ = 2 V, $C_{IN}$ = $C_{OUT}$ = 10 $\mu$ F, $I_{OUT}$ = 0.1 mA. $T_A$ = -40°C to +125°C, unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|----------------------------------------------------|--------------------------------------------------------------------------|----------------------|-----|-----|------| | Supply Inpu | ut Voltage and Current | | | | | | | V <sub>IN</sub> | Input Supply Voltage<br>Range <sup>(1)</sup> | | V <sub>IN, MIN</sub> | | 42 | V | | UVLO | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold | V <sub>IN</sub> rising, V <sub>EN</sub> = 2 V, I <sub>OUT</sub> = 200 mA | | 2.6 | 2.8 | V | | | Hysteresis | | | 260 | | mV | | I <sub>SD</sub> | Shutdown Current | V <sub>EN</sub> = 0 V | | 0.4 | 2 | μA | | ı | Ouissant Current | I <sub>OUT</sub> = 0 mA | | 3 | 5.5 | μΑ | | IQ | Quiescent Current | I <sub>OUT</sub> = 0.1 mA | | 4 | 6.5 | μA | | Enable Inpu | ut Voltage and Current | | _ | | | | | VIH, EN | EN Logic Input High (Enable) | | 1.4 | | Vin | V | | VIL, EN | EN Logic Input Low (Disable) | | 0 | | 0.7 | V | | I <sub>EN</sub> | EN Pin Leakage Current | V <sub>EN</sub> = 2 V to 42 V | -200 | | 200 | nA | | Regulated ( | Output Voltage and Current | | | | | | | V <sub>OUT</sub> | Output Accuracy | V <sub>IN</sub> = 6 V to 42 V, I <sub>OUT</sub> = 1 mA to 300 mA | -2% | | 2% | | | A) / | Line Regulation | V <sub>IN</sub> = 6 V to 42 V, I <sub>OUT</sub> = 10 mA | | 0.1 | | mV | | $\Delta V_{OUT}$ | Load Regulation | I <sub>OUT</sub> = 1 mA to 300 mA | | 5 | | mV | | | | I <sub>OUT</sub> = 100 mA, V <sub>OUT</sub> = 3.3 V | | 280 | 450 | mV | | V | Dropout Voltage (2) | I <sub>OUT</sub> = 200 mA, V <sub>OUT</sub> = 3.3 V | | 580 | 900 | mV | | $V_{DO}$ | Dropout Voltage (2) | Iouт = 100 mA, Vouт = 5 V | | 220 | 360 | mV | | | | I <sub>OUT</sub> = 200 mA, V <sub>OUT</sub> = 5 V | | 440 | 720 | mV | | l <sub>out</sub> | Output Current Range | V <sub>OUT</sub> in regulation | 0 | | 300 | mA | | IcL | Output Current Limit | Vout is forced to 0.9×Vout, NOM | 320 | 500 | 900 | mA | | t <sub>SU</sub> | Start-Up Time (3) | | | 2 | | ms | | | | I <sub>OUT</sub> = 10 mA, f = 1 kHz | | 65 | | dB | | PSRR | Power Supply Rejection Ratio (3) | I <sub>OUT</sub> = 10 mA, f = 100 kHz | | 50 | | dB | | | Italio | I <sub>OUT</sub> = 10 mA, f = 1 MHz | | 40 | | dB | | Temperatur | e Range | | | | | | | | Thermal Shutdown Threshold <sup>(3)</sup> | | | 175 | | °C | | $T_{SD}$ | Thermal Shutdown<br>Hysteresis <sup>(3)</sup> | | | 20 | | °C | | Power Goo | d and Delay | | | | | | www.3peak.com 6 / 20 DA20240903A0 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|-------------------| | V | Power-Good Threshold | V <sub>OUT</sub> increasing | 86% | 90% | 94% | ×V <sub>OUT</sub> | | V <sub>PG, TH</sub> | Hysteresis (3) | | | 2% | | ×V <sub>OUT</sub> | | V <sub>PG</sub> , OL | Power Good Output Low<br>Level | | | | 0.4 | V | | I <sub>PG</sub> | PG Pin Leakage Current | V <sub>PG</sub> = 5 V | | | 1 | μA | | V <sub>DELAY, TH</sub> | DELAY Threshold | V <sub>DELAY</sub> rising to V <sub>PG</sub> = HIGH | 0.8 | 1 | 1.2 | V | | IDELAY, CHG | C <sub>DELAY</sub> Charging Current | V <sub>DELAY</sub> = 0 V | 1 | 2 | 3 | μA | | I <sub>DELAY, DIS</sub> | C <sub>DELAY</sub> Discharging Current (3) | V <sub>DELAY</sub> = 1 V | | 200 | | mA | | 4 | Delay Time from V <sub>OUT</sub> = | V <sub>OUT</sub> = 5 V, C <sub>DELAY</sub> = 100 nF | | 50 | | ms | | t <sub>DELAY</sub> | $V_{PG, TH}$ to PG = HIGH $^{(3)}$ $^{(4)}$ | V <sub>OUT</sub> = 5 V, C <sub>DELAY</sub> = 0 | | 300 | | μs | | t <sub>DEG</sub> | PG Deglitch Time (3) | If V <sub>OUT</sub> only drops for a short period, keep the PG voltage unchanged | | 200 | | μs | <sup>(1)</sup> $V_{IN, MIN} = 3 \text{ V or } V_{OUT, NOM} + 1 \text{ V, whichever is greater.}$ www.3peak.com 7 / 20 DA20240903A0 <sup>(2)</sup> Dropout voltage is the minimum input-to-output voltage differential needed to maintain regulation at a specified output current. Dropout voltage is measured when the output voltage has dropped 100 mV from the nominal value. In dropout, the output voltage will be equal to $(V_{IN} - V_{DO})$ . <sup>(3)</sup> Not tested during production. <sup>(4)</sup> t<sub>DELAY</sub> = (C<sub>DELAY</sub> × V<sub>DELAY</sub>, TH)/ I<sub>DELAY</sub>, CHG ## **Typical Performance Characteristics** All test conditions: $V_{IN}$ = 13.5 V, $V_{EN}$ = 2 V, $C_{IN}$ = $C_{OUT}$ = 10 $\mu$ F, $I_{OUT}$ = 0.1 mA. $T_A$ = -40°C to +125°C, unless otherwise noted. www.3peak.com 8 / 20 DA20240903A0 www.3peak.com 11 / 20 DA20240903A0 ## **Detailed Description** #### Overview The TPL8034Q series supports the operating range from 3 V to 42 V (45-V maximum transient voltage). Operating as low as 3 V allows the TPL8034Q to work well during cold-crank and start-stop conditions. The TPL8034Q products are 3-μA ultra-low quiescent low dropout voltage linear regulators with 300-mA maximum output current capability. The TPL8034Q series integrates an open-drain output power good indicator. The power-good delay time is adjusted with an external capacitor. With the above features, the TPL8034Q products are the optimal solutions for powering the MCU, CAN/LIN transceivers in the always-on applications, and battery-connected applications in automotive systems. The TPL8034Q series provides fixed 5-V and 3.3-V output voltage options. The TPL8034Q supports a wide range of output capacitors from 1 $\mu$ F to 200 $\mu$ F with an ESR range from 0.001 $\Omega$ to 10 $\Omega$ . Also, the TPL8034Q series integrates over-current protection and over-temperature protection. ### **Functional Block Diagram** Figure 23. Functional Block Diagram www.3peak.com 12 / 20 DA20240903A0 ### **Feature Description** #### Enable (EN) The enable pin (EN) is active high. Connect this pin to the GPIO of an external processor or digital logic control circuit to enable and disable the device. Or connect this pin to the IN pin for self-bias applications. #### **Under-Voltage Lockout (UVLO)** The TPL8034Q series uses an under-voltage lockout circuit to keep the output shut off until the internal circuitry operates properly. Refer to the Electrical Characteristics table for UVLO threshold and hysteresis. #### **Regulated Output Voltage (OUT)** The TPL8034Q series is available in fixed voltage versions of 5 V and 3.3 V. When the input voltage is higher than $V_{OUT, NOM} + V_{DO}$ , the output pin is the regulated output based on the selected voltage version. When the input voltage falls below $V_{OUT, NOM} + V_{DO}$ , the output pin tracks the input voltage minus the dropout voltage based on the load current. ### Power-Good (PG) The TPL8034Q series integrates an open-drain output power good indicator. Connect the PG pin to a pull-up voltage through a resistor from 10 k $\Omega$ to 100 k $\Omega$ if the power good function is used, or leave the PG pin open if it is not used. After regulator startup, the PG pin keeps low impendence until the output voltage reaches the power good threshold $V_{PG, TH}$ . When the output voltage is higher than $V_{PG, TH}$ , the PG pin turns to a high output impedance, and PG is pulled up to a high voltage level to indicate the output voltage is ready. #### Power-Good Delay Time (DELAY) The TPL8034Q series uses an external capacitor to set the delay time before the PG pin turns to HIGH. There is a constant current charging the capacitor after the output voltage rises above $V_{PG, TH}$ , and there is a constant current discharging the capacitor after the output voltage falls below $V_{PG, TH}$ . The power-good delay time can be calculated using Equation 1 $$t_{DELAY} = \frac{C_{DELAY} \times V_{DELAY, TH}}{I_{DELAY, CHG}}$$ (1) #### Where: - the typical value of V<sub>DELAY, TH</sub> is 1 V. - the typical value of $I_{DELAY,\ CHG}$ is 2 $\mu A$ . - C<sub>DELAY</sub> is the external capacitor at the DELAY pin. www.3peak.com 13 / 20 DA20240903A0 Figure 24. Power-Good Delay Time #### **Over-Current Protection** The TPL8034Q series integrates an internal current limit that helps to protect the regulator during fault conditions, e.g., the output is shorted to ground, or the output is forced below $V_{OUT, NOM}$ . The output voltage is not regulated when the device is in current limit, and $V_{OUT} = I_{CL} \times R_{LOAD}$ . #### **Over-Temperature Protection** The over-temperature protection starts to work when the junction temperature exceeds the thermal shutdown (T<sub>SD</sub>) threshold, which turns off the regulator immediately. When the device cools down and the junction temperature falls below the thermal shutdown threshold minus thermal shutdown hysteresis, the regulator turns on again. The junction temperature range should be limited according to the Recommended Operating Conditions table, continuously operating above the junction temperature range reduces the lifetime of the device. www.3peak.com 14 / 20 DA20240903A0 ## **Application and Implementation** Note Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## **Application Information** The TPL8034Q series products are 42-V 3-µA ultra-low quiescent low dropout voltage linear regulators with 300-mA maximum output current capability. The following application schematic shows a typical usage of the TPL8034Q series. ### **Typical Application** Figure 25 shows the typical application schematic of the TPL8034Q series. Figure 25. Typical Application Circuit ### **Input Capacitor and Output Capacitor** The device requires an input decoupling capacitor, the value of which depends on the application. 3PEAK recommends adding a $10-\mu F$ or greater capacitor with a $0.1-\mu F$ bypass capacitor in parallel at the IN pin to keep the input voltage stable. The voltage rating of the capacitors must be greater than the maximum input voltage. To ensure loop stability, the TPL8034Q series requires an output capacitor of 1 $\mu$ F to 200 $\mu$ F with an ESR range from 0.001 $\Omega$ to 10 $\Omega$ . 3PEAK recommends selecting an X7R type 10- $\mu$ F ceramic capacitor with low ESR over temperature. Both input and output capacitors must be placed as close to the device pins as possible. #### **Power Dissipation and Thermal Consideration** During normal operation, the LDO junction temperature should meet the requirement in the Recommended Operating Conditions table. Use the below equations to calculate the power dissipation and estimate the junction temperature. The power dissipation can be calculated using Equation 2. $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$ (2) The junction temperature can be estimated using Equation 3. θ<sub>JA</sub> is the junction-to-ambient thermal resistance. $$T_{J} = T_{A} + P_{D} \times \theta_{JA} \tag{3}$$ www.3peak.com 15 / 20 DA20240903A0 ## Layout ### **Layout Guideline** - Both input and output capacitors must be placed to the device pins as close as possible, and the vias between capacitors and device power pins must be avoided. - It is recommended to bypass the input pin to ground with a 0.1-µF bypass capacitor. The loop area formed by the bypass capacitor connection, the IN pin, and the GND pin of the system must be as small as possible. - It is recommended to use wide and thick copper to minimize I×R drop and heat dissipation. ### **Layout Example** The following figure shows a layout example of TPL8034Q. Figure 26. TPL8034Q Layout Example www.3peak.com 16 / 20 DA20240903A0 # **Tape and Reel Information** | Order Number | Package | D1 (mm) | W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P0 (mm) | W0 (mm) | Pin1<br>Quadrant | |-----------------------|---------|---------|---------|---------|---------|---------|---------|---------|------------------| | TPL803433Q-<br>EV1R-S | EMSOP8 | 330 | 17.6 | 5.3 | 3.4 | 1.4 | 8 | 12 | Q1 | | TPL803450Q-<br>EV1R-S | EMSOP8 | 330 | 17.6 | 5.3 | 3.4 | 1.4 | 8 | 12 | Q1 | www.3peak.com 17 / 20 DA20240903A0 ## **Package Outline Dimensions** ### **EMSOP8** ## **Order Information** | Order Number | Operating Temperature Range | Package | Marking Information | MSL | Transport Media, Quantity | Eco Plan | |-------------------|-----------------------------|---------|---------------------|------|---------------------------|----------| | TPL803433Q-EV1R-S | −40 to 125°C | EMSOP8 | L3433 | MSL2 | 3,000 | Green | | TPL803450Q-EV1R-S | -40 to 125°C | EMSOP8 | L3450 | MSL2 | 3,000 | Green | **Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances. www.3peak.com 19 / 20 DA20240903A0 ### IMPORTANT NOTICE AND DISCLAIMER Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved. **Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK. **Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product. **Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use. www.3peak.com 20 / 20 DA20240903A0