

### Features

- 4-Channel 12-Bit Voltage Output DAC
  - Positive and Negative Output Range:
     5 V, -2.5 V, 2.5 V, 5 V
  - High Output Capability: 60 mA
- 4-Channel 12-Bit Current Output DAC
- 200-mA Output Range
- 12-Bit ADC
  - 4 External Inputs
  - VDAC Current Monitor
- Internal Reference
  - 2.5 V
- Serial Interfaces
  - 4 Wire SPI
  - I<sup>2</sup>C with 4 Slave Addresses
- Temperature Range: -40°C to +125°C
- Package: Wafer-Level CSP

## Applications

High-Speed Optical Module

### Description

The TPAFEA008 is an integrated product with 4-ch negative/positive output VDAC and 4-ch IDAC, which is optimized for the optical module with 4-channel EML (Electro-absorption Modulated Laser).

The VDAC in TPAFEA008 supports both negative and positive output ranges, and the current capability is large enough to bias EAM (Electro-Absorption Modulator).

The IDAC in TPAFEA008 can support large output current range, and the output voltage range is also large enough to support different laser diodes.

The TPAFEA008 includes a 12bit ADC, with 4 input pins. Also, it incorporates internal alarm functions for ADC, so it can be used for RSSI (Received Signal Strength Indicator) and LOS (Loss of Signal) detection.

The VDAC output current and IDAC output voltage can be monitored by an integrated 12-bit ADC, so it is convenient for customers to monitor the loading status, without external components.

The TPAFEA008 is featured with small size, high integration, wide supply range, and operating temperature range, which make the device an excellent choice for 4-ch EML optical modules.

### **Typical Application Circuit**





## **Table of Contents**

| Features                                | 1  |
|-----------------------------------------|----|
| Applications                            | 1  |
| Description                             | 1  |
| Typical Application Circuit             | 1  |
| Product Family Table                    | 3  |
| Revision History                        | 3  |
| Pin Configuration and Functions         | 4  |
| Specifications                          | 7  |
| Absolute Maximum Ratings <sup>(1)</sup> | 7  |
| ESD, Electrostatic Discharge Protection | 7  |
| Recommended Operating Conditions        | 7  |
| Thermal Information                     | 7  |
| Electrical Characteristics              | 8  |
| Timing Requirements                     | 15 |
| Timing Diagrams                         | 16 |
| Typical Performance Characteristics     | 17 |
| Detailed Description                    | 18 |
| Overview                                | 18 |
| Functional Block Diagram                | 18 |
| Feature Description                     | 18 |
| Serial Interface                        | 19 |
| Register Table                          | 21 |
| Application and Implementation          | 35 |
| Application Information                 | 35 |
| Layout                                  | 36 |
| Layout Guideline                        | 36 |
| Tape and Reel Information               | 37 |
| Package Outline Dimensions              | 38 |
| WLCSP                                   | 38 |
| Order Information                       | 39 |
| IMPORTANT NOTICE AND DISCLAIMER         | 40 |



## **Product Family Table**

| Order Number   | VDAC Channel | IDAC Channel | ADC Channel | Package |
|----------------|--------------|--------------|-------------|---------|
| TPAFEA008-WLPR | 4            | 4            | 4           | WLCSP   |

### **Revision History**

| Date       | Revision | Notes                                                                                             |
|------------|----------|---------------------------------------------------------------------------------------------------|
| 2023-06-05 | Rev.A.0  | Released version.                                                                                 |
| 2023-08-18 | Rev.A.1  | Updated the output compliance voltage range and application information, and corrected unit typo. |
| 2024-07-12 | Rev.A.2  | Updated the minimum operating voltage of VDAC.                                                    |



## **Pin Configuration and Functions**

TPAFEA008 WLCSP Package Top View



#### Table 1. Pin Functions: TPAFEA008

| P   | in    | 1/0    | Description                                                                                               |
|-----|-------|--------|-----------------------------------------------------------------------------------------------------------|
| No. | Name  | I/O    | Description                                                                                               |
| A1  | IDAC4 | Output | IDAC4 output.                                                                                             |
| A2  | IDAC3 | Output | IDAC3 output.                                                                                             |
| A3  | IDAC2 | Output | IDAC2 output.                                                                                             |
| A4  | IDAC1 | Output | IDAC1 output.                                                                                             |
| A5  | VDAC4 | Output | VDAC4 output.                                                                                             |
| A6  | VSS2  | Power  | VDAC3~4 output buffers negative analog power supply. Must be tied to the same potential as VSS1.          |
| B1  | PVDD4 | Power  | IDAC4 output buffer analog power supply.                                                                  |
| B2  | PVDD3 | Power  | IDAC3 output buffer analog power supply.                                                                  |
| В3  | PVDD2 | Power  | IDAC2 output buffer analog power supply.                                                                  |
| B4  | PVDD1 | Power  | IDAC1 output buffer analog power supply.                                                                  |
| В5  | VCC2  | Power  | VDAC3~4 output buffers positive analog power supply. This pin must be tied to the same potential as VCC1. |



| Pin |           |              |                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Name      | I/O          | Description                                                                                                                                                                                                                                                                                                                                                 |
| B6  | VDAC3     | Output       | VDAC3 output.                                                                                                                                                                                                                                                                                                                                               |
|     |           |              | I <sup>2</sup> C: Clock input.                                                                                                                                                                                                                                                                                                                              |
| C1  | SCL/ CS   | Input        | SPI: Active-low serial data enable. This input is the frame<br>synchronization signal for the serial data. When the signal goes<br>low, this pin enables the serial interface input shift register.                                                                                                                                                         |
| C2  | LDAC/ CLR | Input        | Active-low DAC synchronization signal. A high-to-low transition<br>on the LDAC pin simultaneously updates the outputs of the<br>IDACs and VDACs that are configured in synchronous mode.<br>Alternatively, this pin can be configured as an active-low DAC<br>clear signal to load the clear code for the IDACs or VDACs<br>configured for a clear control. |
| C3  | GND       | Ground       | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                     |
| C4  | GND       | Ground       | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                     |
| C5  | ADC4      | Input        | ADC4 analog input.                                                                                                                                                                                                                                                                                                                                          |
| C6  | ADC3      | Input        | ADC3 analog input.                                                                                                                                                                                                                                                                                                                                          |
| D1  | SDA/SCLK  | Input/Output | I2C: Bidirectional data line. SPI: Clock input.                                                                                                                                                                                                                                                                                                             |
| D2  | RESET     | Input        | Active low reset input. Logic low on this pin initiates a reset event.                                                                                                                                                                                                                                                                                      |
| D3  | GND       | Ground       | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                     |
| D4  | GND       | Ground       | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                     |
| D5  | ADC2      | Input        | ADC2 analog input.                                                                                                                                                                                                                                                                                                                                          |
| D6  | ADC1      | Input        | ADC1 analog input.                                                                                                                                                                                                                                                                                                                                          |
|     |           |              | I <sup>2</sup> C: Slave address selector. SPI: Data input.                                                                                                                                                                                                                                                                                                  |
| E1  | A0/SDI    | Input        | Data are clocked into the input shift register on each falling edge of the SCLK pin.                                                                                                                                                                                                                                                                        |
| E2  | ALARM     | Output       | Alarm output. This pin is an open-drain, active-low output by default but can also be configured as a push-pull output or as an active-high output.                                                                                                                                                                                                         |
| E3  | VDD1      | Power        | Analog supply voltage. This pin must be tied to the same potential as VDD2. And it should be powered up before VCC1/2 or PVDD1/2/3/4.                                                                                                                                                                                                                       |
| E4  | PWDWN     | Input        | Active low DAC power-down input. This pin is used to power<br>down the IDACs or VDACs configured for power-down control.                                                                                                                                                                                                                                    |
| E5  | VCC1      | Power        | VDAC1~2 output buffers positive analog power supply. This pin must be tied to the same potential as VCC2.                                                                                                                                                                                                                                                   |
| E6  | VDAC1     | Output       | VDAC1 output.                                                                                                                                                                                                                                                                                                                                               |
|     |           |              | I <sup>2</sup> C: Slave address selector. SPI: Data output.                                                                                                                                                                                                                                                                                                 |
| F1  | A1/SDO    | Input/Output | Data are clocked out of the input shift register on either rising or falling edges of the SCLK pin as specified by the FSDO bit.                                                                                                                                                                                                                            |



| Р   | in     | 1/0    | Description                                                                                                                           |
|-----|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| No. | Name   | I/O    | Description                                                                                                                           |
| F2  | VIO    | Power  | IO supply voltage. This pin sets the I/O operating voltage for the device.                                                            |
| F3  | VDD2   | Power  | Analog supply voltage. This pin must be tied to the same potential as VDD1. And it should be powered up before VCC1/2 or PVDD1/2/3/4. |
| F4  | REFOUT | Output | Internal reference output voltage pin.                                                                                                |
| F5  | VDAC2  | Output | VDAC2 output.                                                                                                                         |
| F6  | VSS1   | Power  | VDAC1~2 output buffers negative analog power supply. This pin must be tied to the same potential as VSS2.                             |



## **Specifications**

### Absolute Maximum Ratings (1)

| Parameter                 | Min  | Мах       | Unit |
|---------------------------|------|-----------|------|
| VDD to GND                | -0.3 | 6         | V    |
| Digital IO to GND         | -0.3 | VDD + 0.3 | V    |
| Analog IO to GND          | -0.3 | VDD + 0.3 |      |
| PVDD to GND               | -0.3 | VDD + 0.3 |      |
| VCC to VSS                | -0.3 | 6         |      |
| Operating Temperature     | -40  | 125       | °C   |
| Storage Temperature, Tstg |      | 6         | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

### ESD, Electrostatic Discharge Protection

| Symbol | Parameter                | Condition                             | Minimum Level | Unit |
|--------|--------------------------|---------------------------------------|---------------|------|
| HBM    | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 (1)            | 2             | kV   |
| CDM    | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | 1             | kV   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **Recommended Operating Conditions**

|                         | Parameter                                  |      | Тур | Мах     | Unit |
|-------------------------|--------------------------------------------|------|-----|---------|------|
| VDD[1,2]                | Analog Supply Voltage                      | 3    | 3.3 | 3.6     | V    |
| VIO                     | Digital IO Supply Voltage                  | 1.65 |     | 3.6     | V    |
| PVDD[1:4]               | IDAC Output Buffer Supply Voltage          | 1.5  |     | VDD-0.5 | V    |
| VCC[1,2] <sup>(1)</sup> | VDAC Output Buffer Positive Supply Voltage | 2.5  |     | 5.5     | V    |
| VSS[1,2] <sup>(2)</sup> | VDAC Output Buffer Negative Supply Voltage | -5.5 |     | -2.5    | V    |
| VCC[1,2] –<br>VSS[1,2]  | VDAC Output Buffer Supply Voltage          | 2.5  |     | 5.5     | V    |
| ТА                      | Operating Ambient Temperature              | -40  |     | 125     | °C   |

(1) V<sub>CC [1,2]</sub> must be connected to GND when VDACs are configured for negative output voltage range operation.

(2) V<sub>SS [1,2]</sub> must be connected to GND when VDACs are configured for positive output voltage range operation.

#### **Thermal Information**

| Package Type | θյΑ | θις | Unit |
|--------------|-----|-----|------|
| WLCSP        | 57  | 0.3 | °C/W |



### **Electrical Characteristics**

All minimum/maximum specifications at  $T_J = -40^{\circ}$ C to +125°C and all typical specifications at  $T_J = 25^{\circ}$ C,  $V_{DD [1,2]} = 3.0$  V to 3.6 V,  $V_{IO} = 1.65$  V to 3.6 V,  $PV_{DD [1:4]} = 1.5$  V to  $V_{DD}$ -0.5 V, positive output ranges:  $V_{CC [1,2]} = 3.0$  V to 5.5 V,  $V_{SS [1,2]} = GND$ , negative output ranges:  $V_{SS [1,2]} = -5.5$  V to -3.0 V,  $V_{CC [1,2]} = GND$ , and DAC outputs unloaded, unless otherwise noted.

|          | Parameter                                | Test Conditions                                                   | Min  | Тур  | Max | Unit   |
|----------|------------------------------------------|-------------------------------------------------------------------|------|------|-----|--------|
| VDAC C   | Characteristics                          |                                                                   |      |      |     |        |
|          | Resolution                               |                                                                   | 12   |      |     | Bits   |
|          |                                          |                                                                   | -2.5 |      | 0   | V      |
|          | Full-Scale Output Voltage Range          |                                                                   | -5 0 |      | 0   | V      |
|          |                                          |                                                                   | 0    |      | 2.5 | V      |
|          |                                          |                                                                   | 0    |      | 5   | V      |
| DNL      | Differential Nonlinearity                | Specified 12-bit monotonic                                        | -1   | ±0.5 | 1   | LSB    |
| INL      | Integral Nonlinearity                    |                                                                   | -4   | ±2   | 4   | LSB    |
| TUE      | Total Unadjusted Error                   | Positive output Ranges                                            | -0.7 | ±0.2 | 0.7 | %FSR   |
| 05       | 0                                        | Positive output ranges                                            | -12  | ±2   | 12  | mV     |
| OE       | Offset Error                             | Negative output ranges                                            | -12  | ±2   | 12  | mV     |
|          |                                          | Positive output ranges                                            |      | ±5   |     | ppm/°C |
|          | Offset Error Temperature Drift           | Negative output ranges                                            |      | ±5   |     | ppm/°C |
|          |                                          | Positive output ranges                                            | -0.5 | ±0.1 | 0.5 | %FSR   |
| <u>-</u> | Gain Error                               | Negative output ranges                                            | -0.5 | ±0.1 | 0.5 | %FSR   |
| GE       | Gain Error Temperature Drift             | Positive output ranges                                            |      | ±20  |     | ppm/°C |
|          |                                          | Negative output ranges                                            |      | ±20  |     | ppm/°C |
|          |                                          | Positive output ranges                                            | 0    | 2    | 12  | mV     |
| 705      | Zero-Scale Error                         | Negative output ranges                                            | -12  | -2   | 0   | mV     |
| ZSE      | Zero-Scale Error Temperature             | Positive output ranges                                            |      | ±20  |     | ppm/°C |
|          | Drift                                    | Negative output ranges                                            |      | ±20  |     | ppm/°C |
|          |                                          | Positive output ranges                                            | -0.6 | ±0.2 | 0.6 | %FSR   |
|          | Full-Scale Error                         | Negative output ranges                                            | -0.6 | ±0.2 | 0.6 | %FSR   |
| FSE      |                                          | Positive output ranges                                            |      | ±20  |     | ppm/°C |
|          | Full-Scale Error Temperature Drift       | Negative output ranges                                            |      | ±20  |     | ppm/°C |
| 0        |                                          | VDAC_CAP_LOAD=0                                                   | 0    |      | 100 | nF     |
| CL       | Capacitive Load Stability <sup>(1)</sup> | VDAC_CAP_LOAD=1                                                   | 100  |      |     | nF     |
| RL       | Pull-down Resistance                     |                                                                   |      | 2    |     | kΩ     |
|          | Output Voltage Headroom <sup>(2)</sup>   | To $V_{CC[1,2]}$ , IOUT = 60 mA,<br>$\Delta VOUT < 5mV$           |      | 0.5  |     | V      |
|          | Output Voltage Footroom <sup>(2)</sup>   | To V <sub>SS[1,2]</sub> , IOUT = $-60$ mA,<br>$\Delta$ VOUT < 5mV |      | 0.5  |     | V      |
|          | Short Circuit Current <sup>(2)</sup>     |                                                                   |      | ±75  |     | mA     |



|        | Parameter                              | Test Conditions                                                                                           | Min | Тур | Max | Unit   |
|--------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
|        | DC Small Signal Output<br>Impedance    | Midscale code                                                                                             |     | 0.1 |     | Ω      |
| Ten    | Output Voltage Enable Settling<br>Time | $R_L = 2 k\Omega$ , $C_L = 200 pF$ , Disable to 1/2 scale settling to ±1 LSB                              |     | 150 |     | μs     |
| Tst    | Output Voltage Settling Time           | $R_L = 2 k\Omega$ , $C_L = 200 pF$ , 1/4<br>to 3/4 scale settling to ±1 LSB<br>$V_{DAC\_SETTING[1:0]}=00$ |     | 30  |     | μs     |
|        | Slew Rate                              | 1/4 to 3/4 scale transition, 10% to 90%                                                                   |     | 0.3 |     | V/µs   |
| Vn     | Output Noise                           | 0.1 Hz to 10 Hz, midscale code                                                                            |     | 150 |     | µVpp   |
|        | Output Noise Density                   | 1 kHz, midscale code                                                                                      |     | 700 |     | nV/√Hz |
|        |                                        | Midscale code, frequency = 1M<br>Hz, amplitude = 100 mV<br>PP superimposed on VDD                         |     | 80  |     | dB     |
| PSRRac | AC PSRR                                | Midscale code, frequency = 1M<br>Hz, amplitude = 100 mV<br>PP superimposed on V <sub>CC[1,2]</sub>        |     | 80  |     | dB     |
|        |                                        | Midscale code, frequency = 1M<br>Hz, amplitude = 100 mV<br>PP superimposed on V <sub>SS[1,2]</sub>        |     | 80  |     | dB     |
| PSRRdc | DC PSRR                                | Midscale code, ±10% variation on all supplies                                                             |     | 0.3 |     | mV/V   |
|        | Code Change Glitch Impulse             | 1 LSB change around major carrier                                                                         |     | 1   |     | nV-s   |
|        | Code Change Glitch Amplitude           | 1 LSB change around major carrier                                                                         |     | 1   |     | mV     |
|        | Channel-to-Channel DC<br>Crosstalk     | Measured DAC output at<br>midscale,<br>all other DAC outputs at full-scale                                |     | 100 |     | μV     |



All minimum/maximum specifications at  $T_J = -40^{\circ}$ C to +125°C and all typical specifications at  $T_J = 25^{\circ}$ C,  $V_{DD [1,2]} = 3.0$  V to 3.6 V,  $V_{IO} = 1.65$  V to 3.6 V,  $PV_{DD [1:4]} = 1.5$  V to  $V_{DD} - 0.5$  V, positive output ranges:  $V_{CC [1,2]} = 3.0$  V to 5.5 V,  $V_{SS [1,2]} =$ GND, negative output ranges:  $V_{SS [1,2]} = -5.5$  V to -3.0 V,  $V_{CC [1,2]} =$  GND, and DAC outputs unloaded, unless otherwise noted.

|         | Parameter                           | Test Conditions                                                                | Min  | Тур   | Max           | Unit   |
|---------|-------------------------------------|--------------------------------------------------------------------------------|------|-------|---------------|--------|
| IDAC CI | haracteristics                      |                                                                                | •    |       |               | 1      |
|         | Resolution                          |                                                                                | 12   | 12    | 12            | Bits   |
|         | Full scale output current range     |                                                                                | 0    |       | 200           | mA     |
| DNL     | Differential nonlinearity           | Specified 12-bit monotonic                                                     | -1   | ±0.5  | 1             | LSB    |
| INL     | Integral nonlinearity               |                                                                                | -3   | ±1    | 3             | LSB    |
| TUE     | Total unadjusted error              |                                                                                | -1.5 | ±0.05 | 1.5           | %FSR   |
|         | Offset error                        |                                                                                | -1   | ±0.5  | 1             | mA     |
|         | Offset error temperature drift      |                                                                                |      | ±10   |               | ppm/°C |
|         | Gain error                          |                                                                                | -1   | ±0.05 | 1             | %FSR   |
|         | Gain error temperature drift        |                                                                                |      | ±20   |               | ppm/°C |
|         | Zero-scale error                    |                                                                                | 0    | 0.5   | 1             | mA     |
|         | Zero-scale error temperature drift  |                                                                                |      | ±5    |               | ppm/°C |
|         | Full-scale error                    |                                                                                | -1   | ±0.05 | 1             | %FSR   |
|         | Full-scale error temperature drift  |                                                                                |      | ±20   |               | ppm/°C |
|         | Output compliance voltage           |                                                                                |      |       | PVDD –<br>0.3 | V      |
|         | Pull down resistance <sup>(2)</sup> |                                                                                |      | 2     |               | kΩ     |
|         | Output current settling time        | 1/4 to 3/4 scale settling to ±1 LSB                                            |      | 30    |               | μs     |
|         | Slew rate                           | 1/4 to 3/4 scale transition, 10% to 90%                                        |      | 8     |               | mA/µs  |
|         | Output noise                        | 0.1 Hz to 10 Hz, midscale code<br>( no ref)                                    |      | 2     |               | µARMS  |
|         | Output noise density                | 1 kHz, midscale code (no ref)                                                  |      | 50    |               | nA/√Hz |
|         |                                     | Midscale code, frequency = 1M,<br>amplitude = 20 mV<br>PP superimposed on VDD  |      | 1000  |               | μA/V   |
|         | AC PSRR                             | Midscale code, frequency = 1M,<br>amplitude = 20 mV<br>PP superimposed on PVDD |      | 1000  |               | μA/V   |
|         | DC PSRR                             | Midscale code, ±10% variation on all supplies                                  |      | 80    |               | dB     |
|         | Code change glitch impulse          | 1 LSB change around major carrier                                              |      | 500   |               | pA-s   |
|         | Code change glitch amplitude        | 1 LSB change around major carrier                                              |      | 200   |               | μA     |
|         | Channel-to-channel DC crosstalk     | Measured DAC output at midscale, all other DAC outputs at full-scale           |      | 100   |               | μA     |



## **TPAFEA008**

## 4-Channel EML Monitor and Controller with Positive/Negative Voltage and Current DAC

All minimum/maximum specifications at  $T_J = -40^{\circ}$ C to +125°C and all typical specifications at  $T_J = 25^{\circ}$ C,  $V_{DD [1,2]} = 3.0$  V to 3.6 V,  $V_{IO} = 1.65$  V to 3.6 V,  $PV_{DD [1:4]} = 1.5$  V to  $V_{DD}$ -0.5 V, positive output ranges:  $V_{CC [1,2]} = 3.0$  V to 5.5 V,  $V_{SS [1,2]} =$ GND, negative output ranges:  $V_{SS [1,2]} = -5.5$  V to -3.0 V,  $V_{CC [1,2]} =$ GND, and DAC outputs unloaded, unless otherwise noted.

| Parameter       |                                            | Test Conditions                        | Min          | Тур   | Max          | Unit          |
|-----------------|--------------------------------------------|----------------------------------------|--------------|-------|--------------|---------------|
| ADC Cha         | aracteristics                              |                                        |              |       |              |               |
|                 | Resolution                                 |                                        |              | 12    |              | Bits          |
|                 | Full scale input voltage range             |                                        | 0            |       | 5            | V             |
| Dnl             | Differential nonlinearity                  | Specified 12-bit monotonic             | -1.5         | ±0.5  | 3.5          | LSB           |
| I <sub>NL</sub> | Integral nonlinearity                      |                                        | -4           | ±1    | 4            | LSB           |
|                 | Offset error                               | After calibration                      | -6           | ±1    | 6            | LSB           |
|                 | Offset error match                         |                                        |              | ±1    |              | LSB           |
|                 | Gain error                                 |                                        | -0.5         | ±0.05 | 0.5          | %FSR          |
|                 | Gain error match                           |                                        |              | ±1    |              | LSB           |
|                 | Input capacitance                          |                                        |              | 12    |              | pF            |
|                 | Input bias current                         | ADC not converting                     |              | 1     |              | μA            |
|                 | Conversion time                            |                                        |              | 0.7   |              | μs            |
|                 | Acquisition time                           |                                        |              | 0.3   |              | μs            |
|                 | Conversion rate                            |                                        |              |       | 1            | MSPS          |
| Sensors         | Characteristics                            |                                        |              | 1     | 1            |               |
|                 | VDAC current sense gain error              |                                        | -0.8         |       | 0.8          | %FSR          |
|                 |                                            | Positive output ranges                 | -0.5         | ±0.1  | 0.5          | %FSR          |
|                 | VDAC current sense offset error            | Negative output ranges                 | -0.5         | ±0.1  | 0.5          | %FSR          |
|                 | VDAC current sense accuracy                |                                        |              | ±1    |              | %FSR          |
|                 | Thermal alarm accuracy                     | T <sub>J</sub> = -40°C to 150°C        |              | ±5    |              | °C            |
| Referenc        | e Characteristics                          |                                        |              | 1     | 1            |               |
| Vrefout         | Internal referencel voltage                | T <sub>A</sub> = 25°C                  | 2.492        | 2.5   | 2.508        | V             |
|                 | Internal reference temperature coefficient | $T_J = -40^{\circ}C$ to $105^{\circ}C$ |              | 25    |              | ppm/°C        |
|                 | Internal reference impedance               |                                        |              | 0.5   |              | Ω             |
|                 | Internal reference output noise            | 0.1 Hz to 10 Hz                        |              | 20    |              | μV<br>PP      |
|                 | Internal reference noise density           |                                        |              | 200   |              | nV/<br>sqrtHz |
|                 | Internal reference load current            |                                        |              | ±10   |              | mA            |
|                 | Internal reference load cap                |                                        | 100          |       |              | nF            |
| Digital In      | put Characteristics                        |                                        |              |       |              |               |
| Vih             | High-level input voltage                   |                                        | 0.7 ×<br>VIO |       |              | V             |
| VIL             | Low-level input voltage                    |                                        |              |       | 0.3 ×<br>VIO | V             |



|                 | Parameter                           | Test Conditions                       | Min          | Тур | Max | Unit |
|-----------------|-------------------------------------|---------------------------------------|--------------|-----|-----|------|
|                 | Input current                       |                                       |              | 1   |     | μA   |
|                 | Input pin capacitance               |                                       |              | 8   |     | pF   |
| Digital O       | utput Characteristics               |                                       |              |     |     |      |
| V <sub>OH</sub> | High-level output voltage           | I <sub>SOURCE</sub> = 0.2 mA          | VIO –<br>0.4 |     |     | V    |
| V <sub>OL</sub> | Low-level output voltage            | I <sub>SINK</sub> = 0.2 mA            |              |     | 0.4 | V    |
|                 | Output pin capacitance              |                                       |              | 8   |     | pF   |
| V <sub>OL</sub> | Open-drain low-level output voltage | I <sub>SINK</sub> = 2 mA              |              |     | 0.4 | V    |
| Supply N        | Ionitor Characteristics             |                                       |              |     |     |      |
| Vcc to<br>Vssтн | Vcc to Vss threshold detector       | Vcc to Vss supply failure detect      |              | 2   |     | V    |
| VDDTH           | V <sub>DD</sub> threshold detector  | V <sub>DD</sub> supply failure detect |              | 2   |     | V    |
| PVDDTH          | PVDD threshold detector             | PVDD supply failure detect            |              | 1.3 |     | V    |



# **TPAFEA008**

## 4-Channel EML Monitor and Controller with Positive/Negative Voltage and Current DAC

All minimum/maximum specifications at  $T_J = -40^{\circ}$ C to +125°C and all typical specifications at  $T_J = 25^{\circ}$ C,  $V_{DD [1,2]} = 3.0$  V to 3.6 V,  $V_{IO} = 1.65$  V to 3.6 V,  $PV_{DD [1:4]} = 1.5$  V to  $V_{DD} - 0.5$  V, positive output ranges:  $V_{CC [1,2]} = 3.0$  V to 5.5 V,  $V_{SS [1,2]} =$ GND, negative output ranges:  $V_{SS [1,2]} = -5.5$  V to -3.0 V,  $V_{CC [1,2]} =$ GND, and DAC outputs unloaded, unless otherwise noted.

|                                   | Parameter                                  | Test Conditions                                                    | Min  | Тур   | Max  | Unit |  |  |
|-----------------------------------|--------------------------------------------|--------------------------------------------------------------------|------|-------|------|------|--|--|
| Power Consumption Characteristics |                                            |                                                                    |      |       |      |      |  |  |
| I <sub>VDD</sub>                  | V <sub>DD</sub> supply current             | No DAC load, VDACs in positive                                     |      | 7     | 9    | mA   |  |  |
| I <sub>VCC[1,2]</sub>             | V <sub>CC</sub> supply current per channel | range at midscale code, IDACs                                      |      | 2     | 3.5  | mA   |  |  |
| IPVDD                             | PVDD supply current                        | at zero-scale, ADC at the fastest auto conversion rate, and static |      | 0.1   | 0.15 | mA   |  |  |
| I <sub>VIO</sub>                  | V <sub>IO</sub> supply current             | serial interface                                                   |      | 1     | 10   | μA   |  |  |
| I <sub>VDD</sub>                  | V <sub>DD</sub> supply current             | No DAC load, VDACs in negative                                     |      | 7     | 9    | mA   |  |  |
| Ivss                              | Vss supply current                         | range at midscale code, IDACs                                      |      | 2     | 3.5  | mA   |  |  |
| I <sub>PVDD</sub>                 | PVDD supply current                        | at zero-scale, ADC at the fastest auto conversion rate, and static |      | 0.1   | 0.15 | mA   |  |  |
| I <sub>VIO</sub>                  | V <sub>IO</sub> supply current             | serial interface                                                   |      | 1     | 10   | μA   |  |  |
| I <sub>VDD</sub>                  | V <sub>DD</sub> supply current             |                                                                    |      | 2.1   | 3    | mA   |  |  |
| Ivcc                              | V <sub>CC</sub> supply current             | ALL DACs in Power-down mode,                                       |      | 0.06  | 1    | mA   |  |  |
| I <sub>PVDD</sub>                 | PVDD supply current                        | VDACs in positive range                                            |      | 0.005 | 0.01 | mA   |  |  |
| I <sub>VIO</sub>                  | V <sub>IO</sub> supply current             |                                                                    |      | 1     | 10   | μA   |  |  |
| I <sub>VDD</sub>                  | V <sub>DD</sub> supply current             |                                                                    |      | 2.6   | 3    | mA   |  |  |
| I <sub>VSS</sub>                  | V <sub>SS</sub> supply current             | ALL DACs in Power-down mode,                                       | -0.7 | -0.5  |      | mA   |  |  |
| I <sub>PVDD</sub>                 | PVDD supply current                        | VDACs in negative range                                            |      | 0.005 | 0.01 | mA   |  |  |
| I <sub>VIO</sub>                  | V <sub>IO</sub> supply current             |                                                                    |      | 1     | 10   | μA   |  |  |



## **TPAFEA008**

## 4-Channel EML Monitor and Controller with Positive/Negative Voltage and Current DAC

All minimum/maximum specifications at  $T_J = -40^{\circ}$ C to +125°C and all typical specifications at  $T_J = 25^{\circ}$ C,  $V_{DD [1,2]} = 3.0$  V to 3.6 V,  $V_{IO} = 1.65$  V to 3.6 V,  $PV_{DD [1:4]} = 1.5$  V to  $V_{DD}$ -0.5 V, positive output ranges:  $V_{CC [1,2]} = 3.0$  V to 5.5 V,  $V_{SS [1,2]} =$ GND, negative output ranges:  $V_{SS [1,2]} = -5.5$  V to -3.0 V,  $V_{CC [1,2]} =$ GND, and DAC outputs unloaded, unless otherwise noted.

|                                            | Parameter                     | Test Conditions                                                                     | Min | Тур | Max | Unit |  |  |
|--------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| Reset Characteristics                      |                               |                                                                                     |     |     |     |      |  |  |
| t <sub>AMCRDY</sub> Device ready wait time |                               | Time for valid serial interface<br>access, measured from reset<br>event             |     | 100 |     | μs   |  |  |
| t <sub>RESET</sub>                         | RESET pulse width             |                                                                                     |     | 20  |     | ns   |  |  |
| DAC Char                                   | acteristics                   |                                                                                     |     |     |     |      |  |  |
|                                            | IDAC power-down response time |                                                                                     |     | 100 |     | ns   |  |  |
| tDACPWD                                    | VDAC power-down response time | Measured from alarm condition,<br>DAC outputs unloaded                              |     | 0.5 |     | μs   |  |  |
|                                            | VDAC clear response time      | Measured from CLEAR trigger,                                                        |     | 150 |     | ns   |  |  |
| t <sub>DACCLR</sub>                        | IDAC clear response time      | DAC outputs unloaded                                                                |     | 2   |     | μs   |  |  |
| t <sub>CLRWDTH</sub>                       | CLEAR pulse width             |                                                                                     |     | 20  |     | ns   |  |  |
| tldacwdt h                                 | LDAC pulse width              |                                                                                     |     | 20  |     | ns   |  |  |
| ADC Char                                   | acteristics                   |                                                                                     |     |     |     |      |  |  |
| tadcwait                                   | ADC wait time                 | Time from when the ADC enters<br>IDLE state to when the ADC is<br>ready for trigger |     | 2   |     | μs   |  |  |
| <b>t</b> almout                            | ALARM response time           | Measured from analog input out-<br>of-range alarm condition                         |     | 20  |     | μs   |  |  |



### **Timing Requirements**

All minimum/maximum specifications at  $T_J = -40^{\circ}$ C to +125°C and all typical specifications at  $T_J = 25^{\circ}$ C,  $V_{DD[1,2]} = 3.0$  V to 5.5 V,  $V_{IO} = 1.65$  V to 5.5 V,  $PV_{DD[1:4]} = 1.3$  V to 5.5 V, positive output ranges:  $V_{CC[1,2]} = 3.0$  V to 5.5 V,  $V_{SS[1,2]} = GND$ , negative output ranges:  $V_{SS[1,2]} = -5.5$  V to -3.0 V,  $V_{CC[1,2]} = GND$ , and DAC outputs unloaded, unless otherwise noted.

|                           | Parameter                                                                                 | Min | Тур | Max  | Unit |
|---------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sup>2</sup> C Timing F | Requirements                                                                              |     |     |      |      |
| f <sub>(SCL)</sub>        | I <sup>2</sup> C Clock Frequency                                                          | 10  |     | 400  | kHz  |
| t <sub>(LOW)</sub>        | SCL Clock Low Period                                                                      | 1.3 |     |      | μs   |
| t(HIGH)                   | SCL Clock High Period                                                                     | 0.6 |     |      | μs   |
| t <sub>(HDSTA)</sub>      | Hold time after repeated start condition. After this period, the first clock is generated | 0.6 |     |      | μs   |
| t <sub>(SUSTA)</sub>      | Repeated Start Condition Setup Time                                                       | 0.6 |     |      | μs   |
| t <sub>(SUSTO)</sub>      | Stop Condition Setup Time                                                                 | 0.6 |     |      | μs   |
| t <sub>(BUF)</sub>        | Bus Free Time between Stop and Start<br>Condition                                         | 1.3 |     |      | μs   |
| t <sub>(SUDAT)</sub>      | Data Setup Time                                                                           | 100 |     |      | ns   |
| t <sub>(HDDAT)</sub>      | Data Hold Time                                                                            | 0   |     | 900  | ns   |
| t <sub>F,SDA</sub>        | Data Fall Time                                                                            | 20  |     | 300  | ns   |
| t <sub>F,SCL</sub>        | Clock Fall Time                                                                           |     |     | 300  | ns   |
| t <sub>R,SCL</sub>        | Clock Rise Time                                                                           |     |     | 300  | ns   |
| t <sub>R,SCL100</sub>     | Rise Time for SCL ≤ 100 kHz                                                               |     |     | 1000 | ns   |
|                           | SCL and SDA Timeout                                                                       | 20  |     | 30   | ms   |
| SPI Timing I              | Requirements                                                                              |     |     |      |      |
| f <sub>(SCLK)</sub>       | SCLK Frequency                                                                            |     |     | 20   | MHz  |
| t <sub>(SCLKHIGH)</sub>   | SCLK High Time                                                                            | 23  |     |      | ns   |
| t <sub>SCLKLOW</sub>      | SCLK Low Time                                                                             | 23  |     |      | ns   |
| t <sub>(SDISU)</sub>      | SDI Setup Time                                                                            | 7   |     |      | ns   |
| t <sub>(SDIHD)</sub>      | SDI Hold Dime                                                                             | 7   |     |      | ns   |
| t <sub>(SDOTOZ)</sub>     | SDO Driven to Tri-State                                                                   | 0   |     | 15   | ns   |
| t <sub>(SDOTOD)</sub>     | SDO Tri-state to Driven                                                                   | 0   |     | 18   | ns   |
| t <sub>(SDODLY)</sub>     | SDO Output Delay                                                                          | 0   |     | 30   | ns   |
| t <sub>(CSSU)</sub>       | CS Setup Time                                                                             | 10  |     |      | ns   |
| t <sub>(CSHD)</sub>       | CS Hold Time                                                                              | 20  |     |      | ns   |
| t <sub>(CSHIGH)</sub>     | CS High Time                                                                              | 20  |     |      | ns   |

(1) Values based on design and characterization.



### **Timing Diagrams**



Figure 3. SPI Read Timing Diagram

Bit 23

DATA FROM FIRST READ COMMAND

Bit 22

Bit 0

х

t(SDODLY)

SDO FSDO=1



### **Typical Performance Characteristics**

All test condition:  $V_{DD [1,2]} = 5 \text{ V}$ ,  $V_{IO} = 3.3 \text{ V}$ ,  $PV_{DD [1:4]} = 3 \text{ V}$ , positive output ranges:  $V_{CC [1,2]} = 3.0 \text{ V}$  to 5.5 V,  $V_{SS [1,2]} = GND$ , negative output ranges:  $V_{SS [1,2]} = -5 \text{ V}$ ,  $V_{CC [1,2]} = GND$ , unless otherwise noted.





### **Detailed Description**

#### Overview

The TPAFEA008 is an integrated product with 4-channel negative/positive output VDAC and 4-channel IDAC, which is optimized for the optical module with 4-channel EML (Electro-absorption Modulated Laser).

### Functional Block Diagram



Figure 12. Functional Block Diagram

### **Feature Description**

#### IDAC

The device has 4-ch IDACs.

For larger output current requirement, two or more IDAC outputs can be connected.

IDAC full range is 200 mA.

$$I_{DAC} = \frac{IDAC_{CODE}}{2^{12}} \times FSR$$

(1)



#### VDAC

The device has 4-ch VDACs which support negative or positive output range.

VDAC output current could be monitored by ADC. The full range can be configured to be 60 mA or 30 mA.

For positive output, FSR can be selected as 2.5/5 V, and VDAC equation is as followings:

$$V_{DAC} = \frac{VDAC_{CODE}}{2^{12}} \times FSR$$
(2)

For negative output, FSR can be selected as -2.5/-5 V, and VDAC equation is as followings:

$$V_{DAC} = \frac{VDAC_{CODE} - 2^{12}}{2^{12}} \times FSR$$
(3)

#### ADC

The ADC has 4 pins to monitor external signals and can monitor the output voltage of IDAC as well as the output current of VDAC.

For external ADC input, ADC equation is as followings, and ADC range is 2.5 V or 5 V according to register setting:

$$ADC_{CODE} = \frac{ADC_{input}}{ADC_{RANGE}} \times 2^{12}$$
(4)

For output voltage of IDAC, ADC equation is as followings, and ADC range is 2.5 V:

$$V_{\text{IDAC}} = \frac{\text{ADC}_{\text{CODE}}}{2^{12}} \times \text{ADC}_{\text{RANGE}}$$
(5)

For output current of VDAC, ADC equation is as followings:

In 30 mA range:

$$I_{VDAC} = \frac{2.5}{83.31} \times \frac{ADC_{CODE}}{2^{12}}$$
(6)

In 60 mA range:

$$I_{VDAC} = \frac{2.5}{41.66} \times \frac{ADC_{CODE}}{2^{12}}$$
(7)

#### Internal Reference

The device has an internal 2.5-V reference.

#### **Alarm Function**

The device has several alarm functions, including ADC alarm, overtemperature alarm, etc.

### **Serial Interface**

The TPAFEA008 supports either I<sup>2</sup>C-compatible two-wire bus, or an SPI-compatible bus. The device detectsbetween an SPI-compatible or I<sup>2</sup>C -compatible master at startup, and automatically configures the interface accordingly. Protocol change during normal operation should be prevented.

The TPAFEA008 has 3 pages of registers. Address 0x01 is used to select the different pages In both SPI and  $I^2C$  configurations. The page for that register must first be selected to read and write. by writing the 5-bit representation of the page number (PAGE<sub>[4:0]</sub>) to address 0x01. The page value is held until a new page address is programmed.



Addresses 0x00 to 0x2F on each page are global registers, thus enabling access to these bits regardless of the page configuration.

#### I<sup>2</sup>C Interface

In I<sup>2</sup>C mode, the device works as a slave device. The device supports the transmission protocol for fast mode. All data bytes are transmitted MSB first.

#### I<sup>2</sup>C Bus Overview

In I<sup>2</sup>C protocol, the device that initiates the transfer is called a master, and the devices controlled by the master are slaves.

#### I<sup>2</sup>C Address

The device has 4 slave addresses, which are selected by connecting the A0 and A1 pins to the VIO or GND.

| A1 | A0 | Address[A6:A0] |
|----|----|----------------|
| 0  | 0  | 1000000        |
| 0  | 1  | 1000001        |
| 1  | 0  | 1000010        |
| 1  | 1  | 1000011        |

#### Table 2. I<sup>2</sup>C Slave Address

#### I<sup>2</sup>C Read and Write Operation

General I<sup>2</sup>C read and write operations are supported by the device.

In the write operation, the value for the address register is the first byte transferred after the slave address byte with the R/W bit low.

In the read operation, the last value stored in the address register by a write operation is used to determine which register is read.

Reads can be repeated on the same register, and there is no need to continually send the address registerBytes.

A not-acknowledge command should be sent by master to terminate read operations at the end of the last byte to be read. At the last byte that is read from salve, the master should leave the SDA line high during the acknowledge time.

Block access functionality is provided by the device for large read and write sets. By setting the block access bit ( bit 7 of register address byte ) high, block access is enabled for multibyte transfers. The device reads and writes the subsequent memory locations until the transaction is terminated by the STOP condition.

#### I<sup>2</sup>C Timeout Function

If either SCL or SDA are held low for 25 ms (typical) between a START and STOP condition, the device resets the serial interface, releases the bus, and waits for a START condition.

To avoid activating the time-out function, make sure to maintain SCL operating frequency of at least 1 kHz.

#### I<sup>2</sup>C General-Call Reset

The device acknowledges the general-call address 00h (0000 0000b) and responds to the second byte. If the second byte is 06h (0000 0110b), the device executes a software reset.

#### SPI interface

In SPI mode, the device is controlled through a four-wire serial interface.



#### **SPI Bus Overview**

A serial interface access cycle is initiated by asserting the CS pin low and is 24 bits long. The access cycle ends when the CS pin is asserted high, so the CS pin must stay low for at least 24 SCLK falling edges.

The communication is ignored if the access cycle contains less than the minimum clock edges. The last 24 bits are used by the device If the access cycle contains more than the minimum clock edges.

When CS is high, the SCLK and SDI signals are blocked and the SDO pin is in a Hi-Z state.

SDI data are clocked in on SCLK falling edges.

Data are clocked out on the SDO pin on SCLK rising or falling edges, according to the FSDO bit setting.

#### **Register Table**

#### **Global Register Page**

There are 3 pages for TPAFEA008 register, 1st is Global register page, 2nd is DAC register page and 3rd is ADC register page. DAC and ADC register pages are slected by PAGE\_SEL bit.

In DAC resiger page, configuration registers can be set to select different range and output channels, while the followings are DAC data registers.

In ADC resiger page, configuration registers can be set to select different input channels, while the followings are ADC data registers.

| Address | RegName        | Width | Bit     | FieldName   | R/W    | ResetValue | Description                                                                   |   |          |
|---------|----------------|-------|---------|-------------|--------|------------|-------------------------------------------------------------------------------|---|----------|
| 0x00    | NOP            | 16    | [15:0]  | NOP         | wo     | 0          | no operation register.<br>Always read 0;                                      |   |          |
|         |                |       |         |             | [15:2] | RESERVED   | RO                                                                            | 0 | reserved |
| 0x01    | PAGE           | 16    | [1:0]   | PAGE_SEL    | RW     | 0          | 0: DAC page sel;<br>1: ADC page sel;                                          |   |          |
| 0x02    | CHIP_ID        | 16    | [15:0]  | CHIP_ID     | RO     | 16'hA008   | CHIP_ID                                                                       |   |          |
| 0.02    |                | 10    | [15:4]  | RESERVED    | RO     | 0          | reserved                                                                      |   |          |
| 0x03    | CHIP_VER       | 16    | [3:0]   | VERSION_ID  | RO     | 0          | VERSION ID                                                                    |   |          |
|         |                |       | [15:8]  | RESERVED    | RO     | 0          | reserved                                                                      |   |          |
| 0x04    | SW_RST         | 16    | [7:0]   | SW_RST      | RW     | 0          | Writing 0xA5 to this register causes a power-<br>on-reset.                    |   |          |
|         |                |       | [15:12] | RESERVED    | RO     | 0          | reserved                                                                      |   |          |
|         |                |       | [11:8]  | ADC_ALR     | RO     | 0          | 0 = corresponding ADC                                                         |   |          |
| 0x08    | ALARM_ST       | 16    | [7:4]   | IDAC_ALR    | RO     | 0          | channel is in the normal                                                      |   |          |
|         | SO             |       | [3:0]   | VDAC_ALR    | RO     | 0          | range<br>1 = corresponding ADC<br>channel is out-of-range                     |   |          |
|         |                |       | [15:8]  | RESERVED    | RO     | 0          | reserved                                                                      |   |          |
| 0x09    | ALARM_ST<br>S1 | 16    | [7]     | OTP_ERR_ALR | RO     | 0          | 1: idac temperature is over<br>150°C<br>0: idac temperature is<br>under 150°C |   |          |



| Address | RegName | Width      | Bit     | FieldName     | R/W | ResetValue | Description                                                                                                                   |    |   |                                               |
|---------|---------|------------|---------|---------------|-----|------------|-------------------------------------------------------------------------------------------------------------------------------|----|---|-----------------------------------------------|
|         |         |            | [6]     | OTP_WARN_ALR  | RO  | 0          | 1: idac temperature is over<br>105°C<br>0: idac temperature is<br>under 105°C                                                 |    |   |                                               |
|         |         |            | [5]     | VCC2_VSS2_ALR | RO  | 0          | 1: Voltage range from VSS                                                                                                     |    |   |                                               |
|         |         |            | [4]     | VCC1_VSS1_ALR | RO  | 0          | to VCC is smaller than the<br>threshold<br>0: Voltage range from VSS<br>to VCC is normal                                      |    |   |                                               |
|         |         |            | [3]     | PVDD4_ALR     | RO  | 0          | 0 = PVDD-n is no less                                                                                                         |    |   |                                               |
|         |         |            | [2]     | PVDD3_ALR     | RO  | 0          | than the PVDD threshold                                                                                                       |    |   |                                               |
|         |         |            | [1]     | PVDD2_ALR     | RO  | 0          | voltage<br>1 = PVDD-n is less                                                                                                 |    |   |                                               |
|         |         |            | [0]     | PVDD1_ALR     | RO  | 0          | than the PVDD threshold voltage                                                                                               |    |   |                                               |
|         |         |            | [15:12] | RESERVED      | RO  | 0          | reserved                                                                                                                      |    |   |                                               |
|         |         |            | [11:8]  | VDAC_SC       | RO  | 0          | 0 = The corresponding<br>vdac has no short circuit<br>detected<br>1 = The corresponding<br>vdac has short circuit<br>detected |    |   |                                               |
|         |         |            |         |               |     | [7]        | ADC_BUSY                                                                                                                      | RO | 0 | 0 = ADC is not working; 1<br>= ADC is working |
|         |         |            | [6]     | RESERVED      | RO  | 0          | reserved                                                                                                                      |    |   |                                               |
| 0x0A    | GLB_STS | GLB STS 16 | [5]     | VCC_VSS_GALR  | RO  | 0          | 1: at least one vcc_vss has<br>alarm event<br>0: no vcc_vss alarm event<br>happened                                           |    |   |                                               |
|         | 010_010 |            | [4]     | PVDD_GALR     | RO  | 0          | 1: at least one pvdd has<br>alarm event<br>0: no pvdd alarm event<br>happened                                                 |    |   |                                               |
|         |         |            | [3]     | VDAC_GALR     | RO  | 0          | 1: at least one vdac has<br>alarm event<br>0: no pvdd alarm event<br>happened                                                 |    |   |                                               |
|         |         |            | [2]     | IDAC_GALR     | RO  | 0          | 1: at least one idac has<br>alarm event<br>0: no idac alarm event<br>happened                                                 |    |   |                                               |
|         |         |            | [1]     | ADC_GLAR      | RO  | 0          | 1: at least one adc external<br>channel has alarm event                                                                       |    |   |                                               |





| 4-Channel EML Monitor and Controller with Positive/Negative | e |
|-------------------------------------------------------------|---|
| Voltage and Current DAC                                     | C |

| Address | RegName | Width    | Bit    | FieldName       | R/W | ResetValue | Description                                                                                                                                                                                                                                      |   |
|---------|---------|----------|--------|-----------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|         |         |          |        |                 |     |            | 0: no adc external channel                                                                                                                                                                                                                       |   |
|         |         |          |        |                 |     |            | alarm event happened                                                                                                                                                                                                                             |   |
|         |         |          | [0]    | GALR            | RO  | 0          | 1: at least one alarm has<br>alarm event<br>0: no alarm event<br>happened. Exclude<br>VCC_VSS alarm                                                                                                                                              |   |
|         |         |          | [15:2] | RESERVED        | RO  | 0          | reserved                                                                                                                                                                                                                                         |   |
| 0x10    | TRIGGER | 16       | [1]    | DAC_TRIG        | wo  | 0          | Software DAC trigger.<br>Used in DAC synchronous<br>and self cleared.                                                                                                                                                                            |   |
|         |         |          | [0]    | ADC_TRIG        | R/W | 0          | ADC conversion trigger.                                                                                                                                                                                                                          |   |
|         |         |          | [15:1] | RESERVED        | RO  | 0          | reserved                                                                                                                                                                                                                                         |   |
| 0x11    | SDO_EN  | 16       | [0]    | SDO_EN          | R/W | 0          | SDO Enable. SDO is<br>enabled to read and write<br>operations whenever the<br>SPI CS pin is low. SDO<br>is always disabled in I2C<br>mode regardless of this bit<br>set.<br>0 = SDO disabled;<br>1 = SDO enabled during<br>read/write operations |   |
|         |         |          | [15:6] | RESERVED        | RO  | 0          | reserved                                                                                                                                                                                                                                         |   |
|         |         |          | [5]    | ALARM_POL       | R/W | 0          | 0 = ALARM pin is active-<br>low;<br>1 = ALARM pin is active-<br>high                                                                                                                                                                             |   |
| 0x12    | GEN CEG | N_CFG 16 | [4]    | ALARM_ODE       | R/W | 1          | 0 = ALARM pin is push-pull<br>output;<br>1 = ALARM pin is open-<br>drain output                                                                                                                                                                  |   |
| 0x12    |         |          | [3]    | ALARM_LATCH_DIS | R/W | 1          | 0 = Alarm bits are latched;<br>1 = Alarm bits are not<br>latched                                                                                                                                                                                 |   |
|         |         |          |        |                 | [2] | CLR_PIN_EN | R/W                                                                                                                                                                                                                                              | 0 |



| Address | RegName           | Width | Bit     | FieldName      | R/W | ResetValue | Description                                                                                                                                                                                              |
|---------|-------------------|-------|---------|----------------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                   |       | [1]     | FSDO           | R/W | 0          | 0 = SDO updates on SCLK<br>rising edges, normal mode,<br>max support 20M SCLK;<br>1 = SDO updates on SCLK<br>falling edges, fast mode,<br>max support 25M SCLK;                                          |
|         |                   |       | [0]     | SUPPLY_MONITOR | R/W | 0          | 1: enable VDAC power<br>supply monitor;<br>0: mask VDAC power<br>supply alarm event                                                                                                                      |
|         |                   |       | [15:8]  | RESERVED       | RO  | 0          | reserved                                                                                                                                                                                                 |
| 0x13    | DAC_EN            | 16    | [7:4]   | IDAC_EN        | W/R | 0          | [3:0] ~ IDAC4~1. IDAC-n<br>power on enable                                                                                                                                                               |
|         |                   |       | [3:0]   | VDAC_EN        | W/R | 0          | [3:0] ~ VDAC4~1. VDAC-n<br>power on enable                                                                                                                                                               |
|         |                   |       | [15:8]  | RESERVED       | RO  | 0          | reserved                                                                                                                                                                                                 |
| 0x14    | DAC_CLR           | 16    | [7:4]   | IDAC_CLR       | W/R | 0          | [3:0] ~ IDAC4~1. IDAC-n<br>clear mode enable                                                                                                                                                             |
|         |                   |       | [3:0]   | VDAC_CLR       | W/R | 0          | [3:0] ~ VDAC4~1. VDAC-n clear mode enable                                                                                                                                                                |
|         |                   |       | [15:12] | RESERVED       | RO  | 0          | reserved                                                                                                                                                                                                 |
| 0x15    | DAC_BC            | 16    | [11:0]  | DAC_BC_CODE    | wo  | 0          | Writing this register will<br>write the bc_code to<br>all registers that enable<br>broadcast mode                                                                                                        |
|         |                   |       | [15:12] | RESERVED       | RO  | 0          | reserved                                                                                                                                                                                                 |
| 0x16    | IDAC_CLR_<br>CODE | 16    | [11:0]  | IDAC_CLR_CODE  | W/R | 0          | Clear code used in DAC clear mode;                                                                                                                                                                       |
|         | VDAC_CLR          |       | [15:12] | RESERVED       | RO  | 0          | reserved                                                                                                                                                                                                 |
| 0x17    | _CODE             | 16    | [11:0]  | VDAC_CLR_CODE  | W/R | 0          | Clear code used in DAC clear mode;                                                                                                                                                                       |
|         |                   |       | [15:12] | RESERVED       | RO  | 0          | reserved                                                                                                                                                                                                 |
| 0x18    | ALR_OUT_<br>SRC0  | 16    | [11:8]  | ADC_ALR_OUT    | W/R | 0          | <ul> <li>[3:0] ~ ADC4~1 ,</li> <li>1: ADC-n alarm event</li> <li>will cause ALARM PAD</li> <li>assertion;</li> <li>0: ADC-n alarm event will</li> <li>not cause ALARM PAD</li> <li>assertion.</li> </ul> |
|         |                   |       | [7:4]   | IDAC_ALR_OUT   | W/R | 0          | [3:0] ~ IDAC4~1,                                                                                                                                                                                         |



| Address | RegName                         | Width      | Bit     | FieldName                   | R/W                   | ResetValue | Description                                                                                                                                                                                                 |                                                                    |
|---------|---------------------------------|------------|---------|-----------------------------|-----------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|         |                                 |            |         |                             |                       |            | <ol> <li>1: IDAC-n alarm event</li> <li>will cause ALARM PAD</li> <li>assertion;</li> <li>0: IDAC-n alarm event will</li> <li>not cause ALARM PAD</li> <li>assertion.</li> </ol>                            |                                                                    |
|         |                                 |            | [3:0]   | VDAC_ALR_OUT                | W/R                   | 0          | <ul> <li>[3:0] ~ VDAC4~1 ,</li> <li>1: VDAC-n alarm event</li> <li>will cause ALARM PAD</li> <li>assertion;</li> <li>0: VDAC-n alarm event will</li> <li>not cause ALARM PAD</li> <li>assertion.</li> </ul> |                                                                    |
|         |                                 |            | [15:8]  | RESERVED                    | RO                    | 0          | reserved                                                                                                                                                                                                    |                                                                    |
|         |                                 |            | [7]     | OTP_ERR_ALR_OUT             | W/R                   | 0          |                                                                                                                                                                                                             |                                                                    |
|         |                                 |            | [6]     | OTP_WARN_ALR_OUT            | W/R                   | 0          | _                                                                                                                                                                                                           |                                                                    |
|         |                                 |            |         | [5]                         | VCC2_VSS2_ALR_OU<br>T | W/R        | 0                                                                                                                                                                                                           | 1: The corresponding<br>alarm event will cause                     |
| 0x19    | ALR_OUT_<br>SRC1                | 16         | 16      | [4]                         | VCC1_VSS1_ALR_OU<br>T | W/R        | 0                                                                                                                                                                                                           | ALARM PAD assertion;<br>0: The corresponding                       |
|         |                                 |            | [3]     | PVDD4_ALR_OUT               | W/R                   | 0          | alarm event will not cause                                                                                                                                                                                  |                                                                    |
|         |                                 |            | [2]     | PVDD3_ALR_OUT               | W/R                   | 0          | ALARM PAD assertion.                                                                                                                                                                                        |                                                                    |
|         |                                 |            | [1]     | PVDD2_ALR_OUT               | W/R                   | 0          |                                                                                                                                                                                                             |                                                                    |
|         |                                 |            | [0]     | PVDD1_ALR_OUT               | W/R                   | 0          |                                                                                                                                                                                                             |                                                                    |
|         |                                 |            | [15:1]  | RESERVED                    | RO                    | 0          | reserved                                                                                                                                                                                                    |                                                                    |
| 0x1A    | I <sup>2</sup> C_TIMEO<br>UT_EN | 16         | [0]     | I <sup>2</sup> C_TIMEOUT_EN | R/W                   | 0          | <ol> <li>1: enable I<sup>2</sup>C timeout<br/>function;</li> <li>0: disable I<sup>2</sup>C timeout<br/>function</li> </ol>                                                                                  |                                                                    |
|         |                                 |            | [15:4]  | RESERVED                    | RO                    | 0          | reserved                                                                                                                                                                                                    |                                                                    |
| 0x20    | ADC_DIS                         | 16         | [3:0]   | ADC_DIS                     | RO                    | 0          | 1: ADCn PAD will be used<br>as GPIO function                                                                                                                                                                |                                                                    |
|         |                                 |            | [15:12] | RESERVED                    | RO                    | 0          | reserved                                                                                                                                                                                                    |                                                                    |
| 0.24    |                                 | GPIO_EN 16 | [11:8]  | GPIO_ODE                    | W/R                   | 0          | 0 = GPIO pin is push-pull<br>output;<br>1 = GPIO pin is open-drain<br>output                                                                                                                                |                                                                    |
| 0x21 GF | GPIU_EN                         |            | 16      | [7:4]                       | GPIO_IN_EN            | W/R        | 0                                                                                                                                                                                                           | config in_en to 0 when<br>GPIO PAD is Hi-Z status to<br>save Power |
|         |                                 |            | [3:0]   | GPIO_OUT_EN                 | W/R                   | 0          | config out_en to 1 to<br>enable GPIO output mode.                                                                                                                                                           |                                                                    |



| Address | RegName  | Width | Bit    | FieldName | R/W | ResetValue | Description                                                                                |
|---------|----------|-------|--------|-----------|-----|------------|--------------------------------------------------------------------------------------------|
|         |          |       | [15:4] | RESERVED  | RO  | 0          | reserved                                                                                   |
| 0x22    | GPIO_OUT | 16    | [3:0]  | GPIO_OUT  | W/R | 0          | The gpio_out will write to<br>the corresponding GPIO<br>PADs which out_en are set<br>to 1. |
|         |          |       | [15:4] | RESERVED  | RO  | 0          | reserved                                                                                   |
| 0x23    | gpio_in  | 16    | [3:0]  | GPIO_IN   | RO  | 0          | Read the gpio_in will read<br>the corresponding GPIO<br>PADs which in_en are set<br>to 1.  |

#### **DAC Register Page**

| Address | RegName          | Width | Bit     | FieldName     | R/W | ResetValue | Description                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|---------|------------------|-------|---------|---------------|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|-------|--------------|-----|---|-----------------------------------------------|
|         |                  |       | [15:3]  | RESERVED      | RO  | 0          | reserved                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
| 0x30    | VDAC_CTR<br>L    | 16    | [4]     | VDAC_CAP_LOAD | R/W | 1          | 1: VDAC buffer capacitive<br>load drive capability is<br>greater than 47nF<br>0: VDAC buffer capacitive<br>load drive capability is less<br>than 47nF |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       | [3:2]   | VDAC34_RANGE  | R/W | 0          | 0: -5V; 1: -2.5V;<br>2: 5V; 3: 2.5V                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       | [1:0]   | VDAC12_RANGE  | R/W | 0          | 0: -5V; 1: -2.5V;<br>2: 5V; 3: 2.5V                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         | DAC_MODE<br>_CFG |       | [15:12] | IDAC_BC_EN    | R/W | 0          | enable the broadcast                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
| 0x31    |                  | E 16  | [11:8]  | VDAC_BC_EN    | R/W | 0          | mode for the corresponding DAC                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       | [7:4]   | IDAC_SYNC_EN  | R/W | 0          | enable the sync mode for                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       | [3:0]   | VDAC_SYNC_EN  | R/W | 0          | the corresponding DAC                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       | [15:12] | IDAC_HPD_EN   | R/W | F          | The corresponding DAC                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
| 0x32    | DAC_HW_C<br>FG   | 16    | [11:8]  | VDAC_HPD_EN   | R/W | F          | will enter Power-Down<br>mode when PWDWN PAD<br>is low;                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         | 10               |       | [7:4]   | IDAC_HCLR_EN  | R/W | F          | The corresponding DAC                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       |         |               |     |            |                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  | [3:0] | VDAC_HCLR_EN | R/W | F | will enter Clear mode when<br>CLR PAD is low; |
|         |                  |       | [15:8]  | RESERVED      | RO  | 0          | reserved                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
|         |                  |       | [7:4]   | IDAC_APD_EN   | R/W | F          | The corresponding DAC                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |
| 0x33    | DAC_APD_<br>EN   | - 16  | [3:0]   | VDAC_APD_EN   | R/W | F          | will enter Power Down<br>mode when the Auto-<br>Power-Down-alarm event<br>happens.                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |       |              |     |   |                                               |



| Address | RegName           | Width | Bit     | FieldName        | R/W | ResetValue | Description                                                                                         |     |   |                             |
|---------|-------------------|-------|---------|------------------|-----|------------|-----------------------------------------------------------------------------------------------------|-----|---|-----------------------------|
|         |                   |       | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
|         | DAC_APD_          |       | [11:8]  | ADC_ALR_APD      | R/W | 0          | 1: The corresponding alr is                                                                         |     |   |                             |
| 0x34    | SRC0              | 16    | [7:4]   | IDAC_ALR_APD     | R/W | 0          | a source of APD event                                                                               |     |   |                             |
|         |                   |       | [3:0]   | VDAC_ALR_APD     | R/W | 0          | 0: The corresponding alr is not a source of APD event                                               |     |   |                             |
|         |                   |       | [15:8]  | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
|         |                   |       |         |                  |     | [7]        | OTP_ERR_ALR_APD                                                                                     | R/W | 1 | 1: The corresponding alr is |
|         | DAC_APD_          |       | [6]     | OTP_WARN_ALR_APD | R/W | 0          | a source of APD event<br>0: The corresponding alr is<br>not a source of APD event                   |     |   |                             |
| 0x35    | SRC1              | 16    | [5:4]   | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
|         |                   |       | [3]     | PVDD4_ALR_APD    | R/W | 0          | 1: The corresponding alr is                                                                         |     |   |                             |
|         |                   |       | [2]     | PVDD3_ALR_APD    | R/W | 0          | a source of APD event                                                                               |     |   |                             |
|         |                   |       | [1]     | PVDD2_ALR_APD    | R/W | 0          | 0: The corresponding alr is                                                                         |     |   |                             |
|         |                   |       | [0]     | PVDD1_ALR_APD    | R/W | 0          | not a source of APD event                                                                           |     |   |                             |
|         |                   |       | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
| 0x40    | VDAC1_BU<br>F_REG | 16    | [11:0]  | VDAC1_BUF_REG    | R/W | 0          | vdac1 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |     |   |                             |
|         |                   |       | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
| 0x41    | VDAC2_BU<br>F_REG | 16    | [11:0]  | VDAC2_BUF_REG    | R/W | 0          | vdac2 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |     |   |                             |
|         |                   |       | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
| 0x42    | VDAC3_BU<br>F_REG | 16    | [11:0]  | VDAC3_BUF_REG    | R/W | 0          | vdac3 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |     |   |                             |
|         |                   |       | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
| 0x43    | VDAC4_BU<br>F_REG | 16    | [11:0]  | VDAC4_BUF_REG    | R/W | 0          | vdac4 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |     |   |                             |
|         |                   |       | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |
| 0x44    | IDAC1_BUF<br>_REG | 16    | [11:0]  | IDAC1_BUF_REG    | R/W | 0          | Idac1 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |     |   |                             |
| 0x45    | IDAC2_BUF<br>_REG | 16    | [15:12] | RESERVED         | RO  | 0          | reserved                                                                                            |     |   |                             |



| Address | RegName           | Width | Bit     | FieldName     | R/W | ResetValue | Description                                                                                         |
|---------|-------------------|-------|---------|---------------|-----|------------|-----------------------------------------------------------------------------------------------------|
|         |                   |       | [11:0]  | IDAC2_BUF_REG | R/W | 0          | Idac2 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |
|         |                   |       | [15:12] | RESERVED      | RO  | 0          | reserved                                                                                            |
| 0x46    | IDAC3_BUF<br>_REG | 16    | [11:0]  | IDAC3_BUF_REG | R/W | 0          | Idac3 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |
|         |                   |       | [15:12] | RESERVED      | RO  | 0          | reserved                                                                                            |
| 0x47    | IDAC4_BUF<br>_REG | 16    | [11:0]  | IDAC4_BUF_REG | R/W | 0          | Idac4 buf register, which<br>stores the data to be<br>loaded to the active<br>register in sync mode |

#### ADC Register Page

| Address | RegName               | Width | Bit     | FieldName      | R/W      | ResetValue | Description                                               |          |     |                    |    |   |          |
|---------|-----------------------|-------|---------|----------------|----------|------------|-----------------------------------------------------------|----------|-----|--------------------|----|---|----------|
|         |                       |       | [15]    | RESERVED       | RO       | 0          | reserved                                                  |          |     |                    |    |   |          |
|         |                       |       | [14:12] | ADC_FALR_NUM   | R/W      | 3          | 0: 1; 1: 4; 2: 8; 3: 16; 4:<br>32; 5: 64; 6: 128; 7: 256; |          |     |                    |    |   |          |
|         |                       |       | [11]    | RESERVED       | RO       | 0          | reserved                                                  |          |     |                    |    |   |          |
|         |                       |       | [10:8]  | IDAC_FALR_NUM  | R/W      | 3          | 0: 1; 1: 4; 2: 8; 3: 16; 4:<br>32; 5: 64; 6: 128; 7: 256; |          |     |                    |    |   |          |
|         | ADC_GEN<br>_CFG0      |       |         | [7]            | RESERVED | RO         | 0                                                         | reserved |     |                    |    |   |          |
| 0x30    |                       |       | [6:4]   | VDAC_FALR_NUM  | R/W      | 3          | 0: 1; 1: 4; 2: 8; 3: 16; 4:<br>32; 5: 64; 6: 128; 7: 256; |          |     |                    |    |   |          |
|         |                       |       |         |                |          |            |                                                           |          | [3] | RESERVED           | RO | 0 | reserved |
|         |                       |       | [2]     | CONV_MODE      | R/W      | 1          | 0: one-shot-mode;<br>1: auto-cycle-mode                   |          |     |                    |    |   |          |
|         |                       |       |         |                |          | [1]        | ADC_RANGE                                                 | R/W      | 0   | 0: 5 V<br>1: 2.5 V |    |   |          |
|         |                       |       | [0]     | ADC_EN         | RW       | 1          |                                                           |          |     |                    |    |   |          |
|         |                       |       | [15:14] | RESERVED       | RO       | 0          | reserved                                                  |          |     |                    |    |   |          |
|         |                       |       | [13:12] | AVG_NUM_ADC    | R/W      | 0          | 0: 1 sample;                                              |          |     |                    |    |   |          |
|         | 0x31 ADC_GEN<br>_CFG1 |       | [11:10] | AVG_NUM_IDAC   | R/W      | 0          | 1: 4 samples;                                             |          |     |                    |    |   |          |
| 0x31    |                       |       | [9:8]   | AVG_NUM_VDAC   | R/W      | 0          | 2: 16 samples;<br>3: 64 samples                           |          |     |                    |    |   |          |
|         | _0/0/                 |       | [7]     | DIRECTION_VDAC | R/W      | 0          | 0: source current;<br>1: sink current                     |          |     |                    |    |   |          |
|         |                       |       | [6]     | RNG_VDAC       | R/W      | 0          | 0: 60 mA;<br>1: 30 mA                                     |          |     |                    |    |   |          |



| Address | RegName          | Width | Bit     | FieldName     | R/W | ResetValue | Description                                                                                                                 |
|---------|------------------|-------|---------|---------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------|
|         |                  |       | [5:4]   | CONV_ADC      | R/W | 0          | ADC total acquisition<br>+ conversion time for<br>one channel with no<br>averaging.<br>0: 1us; 1: 4us; 2: 16us;<br>3: 32us; |
|         |                  |       | [3:2]   | CONV_IDAC     | R/W | 0          | ADC total acquisition                                                                                                       |
|         |                  |       | [1:0]   | CONV_VDAC     | R/W | 0          | + conversion time for<br>one channel with no<br>averaging.<br>0: 2us; 1: 4us; 2: 8us; 3:<br>16us;                           |
|         |                  |       | [15:14] | RESERVED      | RO  | 0          | reserved                                                                                                                    |
|         |                  |       | [13:8]  | CSS_START_IDX | R/W | 0          | The start index pointer of<br>channel scan sequencer                                                                        |
|         | ADC_CSS          |       | [7:6]   | RESERVED      | RO  | 0          | reserved                                                                                                                    |
| 0x32    | _CFG             | 16    | [5:0]   | CSS_END_IDX   | R/W | В          | The end index pointer<br>of the channel scan<br>sequencer, , which must<br>not be lower than the<br>start index .           |
|         | DOODT A          | A 16  | [15:1]  | RESERVED      | RO  | 0          | reserved                                                                                                                    |
| 0x33    | BOOST_A<br>DC    |       | [0]     | BOOST_ADC     | RW  | 0          | 1: 2M SPS support<br>0: other SPS                                                                                           |
|         |                  |       | [15]    | RESERVED      | RO  | 0          | reserved                                                                                                                    |
| 0x36    | ADC_HYS          |       | [14:8]  | HYST_IDAC     | R/W | 8          | Hysteresis configuration<br>is used for threshold<br>comparison of alarm<br>logic of IDAC                                   |
| 0,30    | Т0               | 16    | [7]     | RESERVED      | RO  | 0          | reserved                                                                                                                    |
|         | ADC_HYS<br>T1 16 |       | [6:0]   | HYST_VDAC     | R/W | 8          | Hysteresis configuration<br>is used for threshold<br>comparison of alarm<br>logic of VDAC                                   |
|         |                  |       | [15]    | RESERVED      | RO  | 0          | reserved                                                                                                                    |
| 0x37    |                  | 10    | [14:8]  | HYST_ADC2     | R/W | 8          | Hysteresis configuration<br>is used for threshold<br>comparison of alarm<br>logic of ADC2                                   |
|         |                  |       | [7]     | RESERVED      | RO  | 0          | reserved                                                                                                                    |
|         |                  |       | [6:0]   | HYST_ADC1     | R/W | 8          | Hysteresis configuration<br>is used for threshold                                                                           |



| Address | RegName         | Width | Bit     | FieldName   | R/W | ResetValue | Description                                                                               |
|---------|-----------------|-------|---------|-------------|-----|------------|-------------------------------------------------------------------------------------------|
|         |                 |       |         |             |     |            | comparison of alarm<br>logic of ADC1                                                      |
|         |                 |       | [15]    | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x38    | ADC_HYS         | 16    | [14:8]  | HYST_ADC4   | R/W | 8          | Hysteresis configuration<br>is used for threshold<br>comparison of alarm<br>logic of ADC4 |
| 0,00    | T2              | 16    | [7]     | RESERVED    | RO  | 0          | reserved                                                                                  |
|         |                 |       | [6:0]   | HYST_ADC3   | R/W | 8          | Hysteresis configuration<br>is used for threshold<br>comparison of alarm<br>logic of ADC3 |
|         | VDAC1_U         |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x40    | P_TH            | 16    | [11:0]  | VDAC1_UP_TH | RW  | 12'hFFF    | upper threshold for the VDAC1 channel of ADC                                              |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x41    | VDAC1_LO<br>_TH | 16    | [11:0]  | VDAC1_LO_TH | RW  | 0          | lower threshold for<br>VDAC1 channel of ADC                                               |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x42    | VDAC2_U<br>P_TH | 16    | [11:0]  | VDAC2_UP_TH | RW  | 12'hFFF    | upper threshold for the VDAC2 channel of ADC                                              |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x43    | VDAC2_LO<br>_TH | 16    | [11:0]  | VDAC2_LO_TH | RW  | 0          | lower threshold for<br>VDAC2 channel of ADC                                               |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x44    | VDAC3_U<br>P_TH | 16    | [11:0]  | VDAC3_UP_TH | RW  | 12'hFFF    | upper threshold for the VDAC3 channel of ADC                                              |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x45    | VDAC3_LO<br>_TH | 16    | [11:0]  | VDAC3_LO_TH | RW  | 0          | lower threshold for<br>VDAC3 channel of ADC                                               |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x46    | VDAC4_U<br>P_TH | 16    | [11:0]  | VDAC4_UP_TH | RW  | 12'hFFF    | upper threshold for the VDAC4 channel of ADC                                              |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x47    | VDAC4_LO<br>_TH | LO 16 | [11:0]  | VDAC4_LO_TH | RW  | 0          | lower threshold for<br>VDAC4 channel of ADC                                               |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |
| 0x48    | IDAC1_UP<br>_TH | 16    | [11:0]  | IDAC1_UP_TH | RW  | 12'hFFF    | upper threshold for<br>IDAC1 channel of ADC                                               |
| 0x49    | IDAC1_LO<br>_TH | 16    | [15:12] | RESERVED    | RO  | 0          | reserved                                                                                  |



| Address | RegName         | Width | Bit     | FieldName   | R/W | ResetValue | Description                                 |
|---------|-----------------|-------|---------|-------------|-----|------------|---------------------------------------------|
|         |                 |       | [11:0]  | IDAC1_LO_TH | RW  | 0          | lower threshold for<br>IDAC1 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x4A    | IDAC2_UP<br>_TH | 16    | [11:0]  | IDAC2_UP_TH | RW  | 12'hFFF    | upper threshold for<br>IDAC2 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x4B    | IDAC2_LO<br>_TH | 16    | [11:0]  | IDAC2_LO_TH | RW  | 0          | lower threshold for<br>IDAC2 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x4C    | IDAC3_UP<br>_TH | 16    | [11:0]  | IDAC3_UP_TH | RW  | 12'hFFF    | upper threshold for<br>IDAC3 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x4D    | IDAC3_LO<br>_TH | 16    | [11:0]  | IDAC3_LO_TH | RW  | 0          | lower threshold for<br>IDAC3 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x4E    | IDAC4_UP<br>_TH | 16    | [11:0]  | IDAC4_UP_TH | RW  | 12'hFFF    | upper threshold for<br>IDAC4 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x4F    | IDAC4_LO<br>_TH | 16    | [11:0]  | IDAC4_LO_TH | RW  | 0          | lower threshold for<br>IDAC4 channel of ADC |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x50    | ADC1_UP_<br>TH  | 16    | [11:0]  | ADC1_UP_TH  | RW  | 12'hFFF    | upper threshold for<br>ADC1 channel of ADC  |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x51    | ADC1_LO_<br>TH  | 16    | [11:0]  | ADC1_LO_TH  | RW  | 0          | lower threshold for ADC1 channel of ADC     |
|         | ADC2 UP         |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x52    | TH              | 16    | [11:0]  | ADC2_UP_TH  | RW  | 12'hFFF    | upper threshold for<br>ADC2 channel of ADC  |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x53    | ADC2_LO_<br>TH  | 16    | [11:0]  | ADC2_LO_TH  | RW  | 0          | lower threshold for ADC2 channel of ADC     |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x54    | ADC3_UP_<br>TH  | 16    | [11:0]  | ADC3_UP_TH  | RW  | 12'hFFF    | upper threshold for<br>ADC3 channel of ADC  |
|         |                 |       | [15:12] | RESERVED    | RO  | 0          | reserved                                    |
| 0x55    | ADC3_LO_<br>TH  | 16    | [11:0]  | ADC3_LO_TH  | RW  | 0          | lower threshold for ADC3 channel of ADC     |
| 0x56    | ADC4_UP_<br>TH  | 16    | [15:12] | RESERVED    | RO  | 0          | reserved                                    |



| Address | RegName          | Width | Bit     | FieldName  | R/W      | ResetValue | Description                                |           |          |     |   |
|---------|------------------|-------|---------|------------|----------|------------|--------------------------------------------|-----------|----------|-----|---|
|         |                  |       | [11:0]  | ADC4_UP_TH | RW       | 12'hFFF    | upper threshold for<br>ADC4 channel of ADC |           |          |     |   |
|         | 4004.1.0         |       | [15:12] | RESERVED   | RO       | 0          | reserved                                   |           |          |     |   |
| 0x57    | ADC4_LO_<br>TH   | 16    | [11:0]  | ADC4_LO_TH | RW       | 0          | lower threshold for ADC4 channel of ADC    |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID3    | R/W      | 3          |                                            |           |          |     |   |
| 0.400   | ADC_CSS          | 10    | [11:8]  | CSS_ID2    | R/W      | 2          |                                            |           |          |     |   |
| 0x60    | _TBL0            | 16    | [7:4]   | CSS_ID1    | R/W      | 1          |                                            |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID0    | R/W      | 0          |                                            |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID7    | R/W      | 7          |                                            |           |          |     |   |
| 0.464   | ADC_CSS          | 10    | [11:8]  | CSS_ID6    | R/W      | 6          |                                            |           |          |     |   |
| 0x61    | _TBL1            | 16    | [7:4]   | CSS_ID5    | R/W      | 5          |                                            |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID4    | R/W      | 4          |                                            |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID11   | R/W      | 11         |                                            |           |          |     |   |
| 0.00    | ADC_CSS          | 10    | [11:8]  | CSS_ID10   | R/W      | 10         |                                            |           |          |     |   |
| 0x62    | _TBL2            | 16    | [7:4]   | CSS_ID9    | R/W      | 9          | ADC Channel Select                         |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID8    | R/W      | 8          | Sequencer index setting:                   |           |          |     |   |
|         | ADC_CSS<br>_TBL3 |       |         | [15:12]    | CSS_ID15 | R/W        | 0                                          | 0: VDAC1; |          |     |   |
| 0.00    |                  | 10    | [11:8]  | CSS_ID14   | R/W      | 0          | 1: VDAC2;                                  |           |          |     |   |
| 0x63    |                  | 16    | [7:4]   | CSS_ID13   | R/W      | 0          | 2: VDAC3;<br>3: VDAC4;                     |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID12   | R/W      | 0          | 4: IDAC1;                                  |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID19   | R/W      | 0          | 5: IDAC2;                                  |           |          |     |   |
| 0.04    | ADC_CSS          |       | 10      | 10         | 10       | 10         | 10                                         | [11:8]    | CSS_ID18 | R/W | 0 |
| 0x64    | _TBL4            | 16    | [7:4]   | CSS_ID17   | R/W      | 0          | 7: IDAC4;<br>8: ADC1;                      |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID16   | R/W      | 0          | 9: ADC2;                                   |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID23   | R/W      | 0          | 10: ADC3;                                  |           |          |     |   |
| 0.05    | ADC_CSS          | 10    | [11:8]  | CSS_ID22   | R/W      | 0          | 11: ADC4;                                  |           |          |     |   |
| 0x65    | _TBL5            | 16    | [7:4]   | CSS_ID21   | R/W      | 0          |                                            |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID20   | R/W      | 0          |                                            |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID27   | R/W      | 0          |                                            |           |          |     |   |
| 000     | ADC_CSS          | 10    | [11:8]  | CSS_ID26   | R/W      | 0          |                                            |           |          |     |   |
| 0x66    | _TBL6            | 16    | [7:4]   | CSS_ID25   | R/W      | 0          |                                            |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID24   | R/W      | 0          |                                            |           |          |     |   |
|         |                  |       | [15:12] | CSS_ID31   | R/W      | 0          |                                            |           |          |     |   |
| 007     | ADC_CSS          |       | [11:8]  | CSS_ID30   | R/W      | 0          |                                            |           |          |     |   |
| 0x67    | _TBL7            | 16    | [7:4]   | CSS_ID29   | R/W      | 0          |                                            |           |          |     |   |
|         |                  |       | [3:0]   | CSS_ID28   | R/W      | 0          |                                            |           |          |     |   |



| Address | RegName            | Width | Bit     | FieldName      | R/W | ResetValue | Description                            |
|---------|--------------------|-------|---------|----------------|-----|------------|----------------------------------------|
|         |                    |       | [15:12] | CSS_ID35       | R/W | 0          |                                        |
| 0.400   | ADC_CSS            | 10    | [11:8]  | CSS_ID34       | R/W | 0          |                                        |
| 0x68    | _TBL8              | 16    | [7:4]   | CSS_ID33       | R/W | 0          |                                        |
|         |                    |       | [3:0]   | CSS_ID32       | R/W | 0          |                                        |
|         |                    |       | [15:12] | CSS_ID39       | R/W | 0          |                                        |
| 0x69    | ADC_CSS            | 16    | [11:8]  | CSS_ID38       | R/W | 0          | _                                      |
| 0x69    | _TBL9              | 16    | [7:4]   | CSS_ID37       | R/W | 0          |                                        |
|         |                    |       | [3:0]   | CSS_ID36       | R/W | 0          |                                        |
|         |                    |       | [15:12] | CSS_ID43       | R/W | 0          |                                        |
| 0x6A    | ADC_CSS            | 16    | [11:8]  | CSS_ID42       | R/W | 0          |                                        |
| UXUA    | _TBL10             | 10    | [7:4]   | CSS_ID41       | R/W | 0          |                                        |
|         |                    |       | [3:0]   | CSS_ID40       | R/W | 0          | _                                      |
|         |                    |       | [15:12] | CSS_ID47       | R/W | 0          |                                        |
| 0x6B    | ADC_CSS            | 16    | [11:8]  | CSS_ID46       | R/W | 0          |                                        |
| UXOD    | _TBL11             | 10    | [7:4]   | CSS_ID45       | R/W | 0          | _                                      |
|         |                    |       | [3:0]   | CSS_ID44       | R/W | 0          |                                        |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x70    | ADC_VDA<br>C1_DATA | 16    | [11:0]  | ADC_VDAC1_DATA | RO  | 0          | ADC conversion result of vdac1 channel |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x71    | ADC_VDA<br>C2_DATA | 16    | [11:0]  | ADC_VDAC2_DATA | RO  | 0          | ADC conversion result of vdac2 channel |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x72    | ADC_VDA<br>C3_DATA | 16    | [11:0]  | ADC_VDAC3_DATA | RO  | 0          | ADC conversion result of vdac3 channel |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x73    | ADC_VDA<br>C4_DATA | 16    | [11:0]  | ADC_VDAC4_DATA | RO  | 0          | ADC conversion result of vdac4 channel |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x74    | ADC_IDAC<br>1_DATA | 16    | [11:0]  | ADC_IDAC1_DATA | RO  | 0          | ADC conversion result of idac1 channel |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x75    | ADC_IDAC<br>2_DATA | 16    | [11:0]  | ADC_IDAC2_DATA | RO  | 0          | ADC conversion result of idac2 channel |
|         |                    |       | [15:12] | RESERVED       | RO  | 0          | reserved                               |
| 0x76    | ADC_IDAC<br>3_DATA | 16    | [11:0]  | ADC_IDAC3_DATA | RO  | 0          | ADC conversion result of idac3 channel |
| 0x77    | ADC_IDAC<br>4_DATA | 16    | [15:12] | RESERVED       | RO  | 0          | reserved                               |



| Address | RegName              | Width | Bit     | FieldName      | R/W           | ResetValue | Description                            |
|---------|----------------------|-------|---------|----------------|---------------|------------|----------------------------------------|
|         |                      |       | [11:0]  | ADC_IDAC4_DATA | RO            | 0          | ADC conversion result of idac4 channel |
|         |                      |       | [15:12] | RESERVED       | RO            | 0          | reserved                               |
| 0x78    | ADC_ADC<br>1_DATA    | 16    | [11:0]  | ADC_ADC1_DATA  | RO            | 0          | ADC conversion result of adc1 channel  |
|         |                      |       | [15:12] | RESERVED       | RO            | 0          | reserved                               |
| 0x79    | ADC_ADC<br>2_DATA    | 16    | [11:0]  | ADC_ADC2_DATA  | RO            | 0          | ADC conversion result of adc2 channel  |
|         |                      |       | [15:12] | RESERVED       | RO            | 0          | reserved                               |
| 0x7A    | ADC_ADC<br>3_DATA    | 16    | [11:0]  | ADC_ADC3_DATA  | RO            | 0          | ADC conversion result of adc3 channel  |
|         | ADC_ADC<br>4_DATA 16 |       | [15:12] | RESERVED       | RO            | 0          | reserved                               |
| 0x7B    |                      | _     | 16      | [11:0]         | ADC_ADC4_DATA | RO         | 0                                      |



### **Application and Implementation**

Note

Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **Application Information**

The TPAFEA008 is supplied by several voltages, in which VDD1/2 (analog supply) should be powered up before VCC1/2 (VDAC supply) or PVDD1/2/3/4 (IDAC supply).

The TPAFEA008 has a protection strategy to prevent un-expected writing to config register in normal operation, so if customer want to change DAC range, make sure DAC is disabled and then change DAC range register. Writing operation to DAC range register will be ignored when DAC is enabled.



### Layout

### Layout Guideline

- Both input capacitors and output capacitors must be placed to the device pins as close as possible.
- It is recommended to bypass the input pin to ground with a 0.1-µF bypass capacitor.
- It is recommended to use wide and thick copper to minimize I×R drop and heat dissipation.
- Exposed pad must be connected to the PCB ground plane directly, the copper area must be as large as possible.



### **Tape and Reel Information**





### **Package Outline Dimensions**

#### WLCSP





### **Order Information**

| Order Number   | Operating Temperature<br>Range | Package | Marking Information | MSL | Transport Media, Quantity | Eco Plan |
|----------------|--------------------------------|---------|---------------------|-----|---------------------------|----------|
| TPAFEA008-WLPR | −40 to 125°C                   | WLCSP   | 008                 | 1   | Tape and Reel, 3000       | Green    |

**Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.



### IMPORTANT NOTICE AND DISCLAIMER

Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.