

#### **Features**

- ◼ **Gain-bandwidth Product: 20MHz**
- ◼ **Low Noise: 7.3nV/√Hz(f= 1kHz)**
- ◼ **Slew Rate: 25 V/μs**
- ◼ **Offset Voltage: 1 mV (max)**
- ◼ **Low THD+N: 0.0005%**
- Supply Range: 2.2V to 5.5V
- ◼ **Supply Current: 3.5 mA/ch**
- ◼ **Low Input Bias Current: 0.3pA Typical**
- ◼ **Rail-to-Rail I/O**
- **High Output Current: 70mA (1.0V Drop)**
- ◼ **–40°C to 125°C Operation Range**

### **Applications**

- ⚫ Sensor Signal Conditioning
- ⚫ Consumer Audio
- ⚫ Multi-Pole Active Filters
- ⚫ Control-Loop Amplifiers
- **Communications**
- **Security**
- **Scanners**

### **Pin Configuration (Top View)**





Out D

 $+$  In D  $-$  In D

 $+$  In C

Out C



The TP240x series consists of single, dual, and quad-channel CMOS operational amplifiers featuring low noise and rail-to-rail inputs/outputs optimized for low-power, single-supply applications. Specified over a wide supply range of 2.2 V to 5.5 V, the low quiescent current of only 3.5 mA per channel makes these devices well-suited for power-sensitive applications.

The combination of very low noise (7.3 nV/√Hz at 1 kHz), high gain-bandwidth (20 MHz), and fast slew rate (25 V/μs) make the TP240x family ideal for a wide range of applications, including signal conditioning and sensor amplification requiring high gains. Featuring low THD+N, the TP240x series is also excellent for consumer audio applications, particularly for single-supply systems.

The TP2401 is single channel version available in 8-pin SOIC and 5-pin SOT23 packages. The TP2402 is dual channel version available in 8-pin SOIC and MSOP packages. The TP2404 is quad channel version available in 14-pin SOIC and TSSOP packages.

 $\Delta$ 3PEAK and the 3PEAK logo are registered trademarks of 3PEAK INCORPORATED. All other trademarks are the property of their respective owners.



#### **Input Voltage Noise Spectral Density**

#### **20MHz Bandwidth, Low Noise CMOS Op-amps**

#### **Order Information**



#### **Absolute Maximum Ratings Note 1**



Current at Supply Pins……………............... ±60mA Operating Temperature Range........–40°C to 125°C Maximum Junction Temperature................... 150°C Storage Temperature Range.......... –65°C to 150°C Lead Temperature (Soldering, 10 sec) ......... 260°C

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The op amp supplies must be established simultaneously, with, or before, the application of any input signals.

**Note 3:** The inputs are protected by ESD protection diodes to each power supply. If the input extends more than 500mV beyond the power supply, the input current should be limited to less than 10mA.

**Note 4**: A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

### **ESD, Electrostatic Discharge Protection**



#### **Thermal Resistance**



#### **Electrical Characteristics**

The specifications are at  $T_A = 27^{\circ}C$ . V<sub>s</sub> = +2.2 V to +5.5 V, or ±1.1 V to ±2.75 V, R<sub>L</sub> = 2k $\Omega$ , C<sub>L</sub> = 100pF.Unless otherwise noted.



**Note 1:** Full power bandwidth is calculated from the slew rate FPBW = SR/π • V<sub>P-P</sub>

# **20MHz Bandwidth, Low Noise CMOS Op-amps Typical Performance Characteristics**

 $V_S = \pm 2.5V$ ,  $V_{CM} = 0V$ ,  $R_L =$  Open, unless otherwise specified.







0 20 40 60 80 100 120 140 160 -40 -20 0 20 40 60 80 100 120 **CMRR(dB) Temperature**(**℃**)

**Offset Voltage Production Distribution CMRR vs. Temperature**

**Open-Loop Gain and Phase Input Voltage Noise Spectral Density** 



**Input Bias Current vs. Temperature Input Bias Current vs. Input Common Mode Voltage** 



### **20MHz Bandwidth, Low Noise CMOS Op-amps Typical Performance Characteristics**

 $V_S = \pm 2.5V$ ,  $V_{CM} = 0V$ ,  $R_L =$  Open, unless otherwise specified. (Continued)







l



**Quiescent Current vs. Temperature Short Circuit Current vs. Temperature** 



**Power-Supply Rejection Ratio <br>
<b>A Quiescent Current vs. Supply Voltage Power-Supply Voltage** 



# **20MHz Bandwidth, Low Noise CMOS Op-amps Typical Performance Characteristics**

 $V_S = \pm 2.5V$ ,  $V_{CM} = 0V$ ,  $R_L =$  Open, unless otherwise specified. (Continued)



**Power-Supply Rejection Ratio vs. Temperature CMRR vs. Temperature**





**Negative Over-Voltage Recovery Positive Over-Voltage Recovery**



**Time (1µs/div)**







**Time (500ns/div)**

## **Typical Performance Characteristics**

 $V_s = \pm 2.5V$ ,  $V_{CM} = 0V$ ,  $R_L =$  Open, unless otherwise specified. (Continued)





#### **Positive Output Swing vs. Load Current**



### **20MHz Bandwidth, Low Noise CMOS Op-amps Pin Functions**

**-IN:** Inverting Input of the Amplifier. **+IN:** Non-Inverting Input of Amplifier. **OUT:** Amplifier Output. The voltage range extends to within mV of each supply rail.

**V+ or +Vs:** Positive Power Supply. Typically the voltage is from 2.2V to 5.5V. Split supplies are possible as long as the voltage between V+ and V– is between 2.2V and 5.5V. A bypass capacitor of 0.1μF as close to the part as possible should be used between power supply pins or between supply pins and ground.

**V- or -Vs:** Negative Power Supply. It is normally tied to ground. It can also be tied to a voltage other than ground as long as the voltage between V+ and V– is from 2.2V to 5.5V. If it is not connected to ground, bypass it with a capacitor of 0.1μF as close to the part as possible.

### **Operation**

The TP2401 series op amps can operate on a single-supply voltage (2.2 V to 5.5 V), or a split-supply voltage ( $\pm$ 1.1 V to ±2.75 V), making them highly versatile and easy to use. The power-supply pins should have local bypass ceramic capacitors (typically 0.001 μF to 0.1 μF). These amplifiers are fully specified from +2.2 V to +5.5 V and over the extended temperature range of –40°C to +125°C. Parameters that can exhibit variance with regard to operating voltage or temperature are presented in the Typical Characteristics

### **Applications Information**

#### **Input ESD Diode Protection**

The TP2401 incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit input overdrive protection, as long as the current is limited to 10 mA as stated in the Absolute Maximum Ratings table. Many input signals are inherently current-limited to less than 10 mA; therefore, a limiting resistor is not required. Figure 1 shows how a series input resistor (RS) may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value should be kept to the minimum in noise-sensitive applications.



**INPUT ESD DIODE CURRENT LIMITING- UNITY GAIN**

### **Figure1. Input ESD Diode**

#### **PHASE REVERSAL**

The TP2401 op amps are designed to be immune to phase reversal when the input pins exceed the supply voltages, therefore providing further in-system stability and predictability. Figure 2 shows the input voltage exceeding the supply voltage without any phase reversal.



**Figure 2. No Phase Reversal**

#### **EMI SUSCEPTIBILITY AND INPUT FILTERING**

Operational amplifiers vary in susceptibility to electromagnetic interference (EMI). If conducted EMI enters the device, the dc offset observed at the amplifier output may shift from the nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The TP2401 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. Both common-mode and differential mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 400 MHz (–3 dB), with a roll-off of 20 dB per decade.



**Figure 3. TP2401 EMIRR IN+ vs Frequency**

### **20MHz Bandwidth, Low Noise CMOS Op-amps ACTIVE FILTER**

The TP2401 is well-suited for active filter applications that require a wide bandwidth, fast slew rate, low-noise, single-supply operational amplifier. Figure 4 shows a 20-kHz, second-order, low-pass filter using the multiplefeedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is –40 dB/dec. The Butterworth response is ideal for applications that require predictable gain characteristics, such as the anti-aliasing filter used in front of an ADC.

One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of these options:

1. adding an inverting amplifier;

2. adding an additional second-order MFB stage



**Figure 4. TP2402 Configured as a Three-Pole, 20-kHz, Sallen-Key Filter**

#### **PCB Surface Leakage**

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is 10<sup>12</sup>Ω. A 5V difference would cause 5pA of current to flow,

which is greater than the TP2401/2402/2404 OPA's input bias current at +27°C (±3pA, typical). It is recommended to use multi-layer PCB layout and route the OPA's -IN and +IN signal under the PCB surface.

The effective way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 1 for Inverting Gain application.

1. For Non-Inverting Gain and Unity-Gain Buffer:

- a) Connect the non-inverting pin  $(V_{IN}+)$  to the input with a wire that does not touch the PCB surface.
- b) Connect the guard ring to the inverting input pin  $(V_{\text{IN}})$ . This biases the guard ring to the Common Mode input voltage.
- 2. For Inverting Gain and Trans-impedance Gain Amplifiers (convert current to voltage, such as photo detectors):
	- a) Connect the guard ring to the non-inverting input pin  $(V_{IN}+)$ . This biases the guard ring to the same reference voltage as the op-amp (e.g., V<sub>DD</sub>/2 or ground).
		- b) Connect the inverting pin  $(V_{\text{IN}})$  to the input with a wire that does not touch the PCB surface.



**Figure 5 The Layout of Guard Ring**

#### **Power Supply Layout and Bypass**

The TP2401/2402/2402 OPA's power supply pin ( $V_{DD}$  for single-supply) should have a local bypass capacitor (i.e., 0.01μF to 0.1μF) within 2mm for good high frequency performance. It can also use a bulk capacitor (i.e., 1μF or larger) within 100mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

Ground layout improves performance by decreasing the amount of stray capacitance and noise at the OPA's inputs and outputs. To decrease stray capacitance, minimize PC board lengths and resistor leads, and place external components as close to the op amps' pins as possible.

#### **Proper Board Layout**

To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. To avoid leakage currents, the surface of the board should be kept clean and free of moisture. Coating the surface creates a barrier to moisture accumulation and helps reduce parasitic resistance on the board.

Keeping supply traces short and properly bypassing the power supplies minimizes power supply disturbances due to output current variation, such as when driving an ac signal into a heavy load. Bypass capacitors should be connected as closely as possible to the device supply pins. Stray capacitances are a concern at the outputs and the inputs of the amplifier. It is recommended that signal traces be kept at least 5mm from supply lines to minimize coupling.

A variation in temperature across the PCB can cause a mismatch in the Seebeck voltages at solder joints and other points where dissimilar metals are in contact, resulting in thermal voltage errors. To minimize these thermocouple effects, orient resistors so heat sources warm both ends equally. Input signal paths should contain matching numbers and types of components, where possible to match the number and type of thermocouple junctions. For example, dummy components such as zero value resistors can be used to match real resistors in the opposite input path. Matching components should be located in close proximity and should be oriented in the same manner. Ensure leads are of equal length so that thermal conduction is in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.

The use of a ground plane is highly recommended. A ground plane reduces EMI noise and also helps to maintain a constant temperature across the circuit board.



**Three-Pole Low-Pass Filter**

# **20MHz Bandwidth, Low Noise CMOS Op-amps**

# **Package Outline Dimensions**

SOT23-5



# **Package Outline Dimensions**

SOT-23-8



# **20MHz Bandwidth, Low Noise CMOS Op-amps Package Outline Dimensions**

SO-8 (SOIC-8)



# **Package Outline Dimensions**

MSOP-8





# **20MHz Bandwidth, Low Noise CMOS Op-amps Package Outline Dimensions**

TSSOP-14





 $\overline{A1}$ 

# **Package Outline Dimensions**

SO-14 (SOIC-14)



# **20MHz Bandwidth, Low Noise CMOS Op-amps**

# **Revision History**



# **IMPORTANT NOTICE AND DISCLAIMER**

**Copyright©** 3PEAK 2012-2023. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.